Exploiting On-chip Power Management for Side-Channel Security

被引:0
|
作者
Singh, Arvind [1 ]
Kar, Monodeep [1 ]
Mathew, Sanu [2 ]
Rajan, Anand [2 ]
De, Vivek [2 ]
Mukhopadhyay, Saibal [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
[2] Intel Labs, Santa Clara, CA USA
基金
美国国家科学基金会;
关键词
Integrated Voltage Regulators; Side-channel Attacks; Countermeasures; Voltage Dithering; Cryptography;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The high-performance and energy-efficient encryption engines have emerged as a key component for modern System On-Chip (SoC) in various platforms including servers, desktops, mobile, and IoT edge devices. A key bottleneck to secure operation of encryption engines is leakage of information through various side-channels. For example, an adversary can extract the secret key by performing statistical analysis on measured power and electromagnetic (EM) emission signatures generated by the hardware during encryption. Countermeasures to such side-channel attacks often come at high power, area, or performance overheads. Therefore, design of side-channel secure encryption engines is a critical challenge for high-performance and/or power-/energy efficient operations. This paper reviews that although low-power requirement imposes critical challenge for side-channel security, but circuit techniques traditionally developed for power management also present new opportunities for side-channel resistance. As a case study, we review the feasibility of using integrated voltage regulator and dynamic voltage frequency scaling normally used for efficient power management, for increasing power-side-channel resistance of AES engines. The hardware measurement results from test-chip fabricated in 130nm process are presented to demonstrate the impact of power management circuits on side-channel security.
引用
收藏
页码:401 / 406
页数:6
相关论文
共 50 条
  • [1] Security Network On-Chip for Mitigating Side-Channel Attacks
    Kenarangi, Farid
    Partin-Vaisband, Inna
    2019 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2019,
  • [2] Implications of Distributed On-Chip Power Delivery on EM Side-Channel Attacks
    Khan, Ahmed Waheed
    Wanchoo, Tanya
    Mumcu, Gokhan
    Kose, Selcuk
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 329 - 336
  • [3] On-Chip Side-Channel Analysis of the Loop PUF
    Tebelmann, Lars
    Wettermann, Moritz
    Pehl, Michael
    PROCEEDINGS OF THE 2022 WORKSHOP ON ATTACKS AND SOLUTIONS IN HARDWARE SECURITY, ASHES 2022, 2022, : 55 - 63
  • [4] SecNVM: Power Side-Channel Elimination Using On-Chip Capacitors for Highly Secure Emerging NVM
    Nagarajan, Karthikeyan
    Ahmed, Farid Uddin
    Khan, Mohammad Nasim Imtiaz
    De, Asmit
    Chowdhury, Masud H.
    Ghosh, Swaroop
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (08) : 1518 - 1528
  • [5] A Side-Channel Evaluation of On-chip Vdd Distribution Network with Decoupling Capacitance
    Selvam R.
    Tyagi A.
    SN Computer Science, 4 (1)
  • [6] Automatic On-Chip Clock Network Optimization for Electromagnetic Side-Channel Protection
    Ma, Haocheng
    He, Jiaji
    Panoff, Max
    Jin, Yier
    Zhao, Yiqiang
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2021, 11 (02) : 371 - 382
  • [7] Leveraging On-Chip Voltage Regulators as a Countermeasure Against Side-Channel Attacks
    Yu, Weize
    Uzun, Orhun Aras
    Koese, Selcuk
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [8] An Encrypted On-Chip Power Supply With Random Parallel Power Injection and Charge Recycling Against Power/EM Side-Channel Attacks
    Wei, Kang
    Kwak, Jin Woong
    Ma, D. Brian
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (01) : 500 - 509
  • [9] A New Side-Channel Vulnerability on Modern Computers by Exploiting Electromagnetic Emanations from the Power Management Unit
    Sehatbakhsh, Nader
    Yilmaz, Baki Berkay
    Zajic, Alenka
    Prvalovic, Milos
    2020 IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2020), 2020, : 123 - 138
  • [10] Deep Learning Method for Power Side-Channel Analysis on Chip Leakages
    Ahmed, Amjed Abbas
    Salim, Rana Ali
    Hasan, Mohammad Kamrul
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2023, 29 (06) : 50 - 57