Efficient On-chip Communication for Neuromorphic Systems

被引:0
|
作者
Kumar, Shobhit [1 ]
Das, Shirshendu [1 ]
Jamadar, Manaal Mukhtar [1 ]
Kaur, Jaspinder [1 ]
机构
[1] Indian Inst Technol Ropar, Dept Comp Sci & Engn, Rupnagar 140001, Punjab, India
关键词
Neuromorphic System; On-Chip Interconnects; Spiking Neural Network; ARCHITECTURE;
D O I
10.1109/SWC50871.2021.00040
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Neuromorphic computing is a trending area in computer architecture which deals with the simulation of the brain on hardware. Machine learning problems are very complex to solve by simple computers that work based on Von-Neumann architecture so we need to find architectures that are inspired by the brain and efficient for machine learning, artificial intelligence, and more complex applications. The design has been proposed to implement the traditional software-based Spiking Neural Networks (SNN) on hardware. However, a major challenge that this SNN based hardware face is the efficient on-chip communications between the neurons. Since SNN has lots of multicast messages to be communicated among the layers, traditional on-chip routing techniques are not sufficient. In this paper, we have proposed a dynamic clustering based on-chip routing mechanism for SNN based hardware. The clustering is based on the dynamic behavior of routers. Compared with the existing clustering-based on-chip routing technique, the proposed technique gives 14% to 38% improvement over average packet latency.
引用
收藏
页码:234 / 239
页数:6
相关论文
共 50 条
  • [31] On-chip phonon-magnon reservoir for neuromorphic computing
    Yaremkevich, Dmytro D.
    Scherbakov, Alexey V.
    De Clerk, Luke
    Kukhtaruk, Serhii M.
    Nadzeyka, Achim
    Campion, Richard
    Rushforth, Andrew W.
    Savel'ev, Sergey
    Balanov, Alexander G.
    Bayer, Manfred
    NATURE COMMUNICATIONS, 2023, 14 (01)
  • [32] Noisy Neuromorphic Neurons with RPG On-chip Noise Source
    Yue, Kun
    Parker, Alice C.
    2017 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2017, : 1225 - 1229
  • [33] Integrated On-Chip Antennas for Chip-to-Chip Communication
    Yordanov, Hristomir H.
    Russer, Peter
    2008 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-9, 2008, : 41 - 44
  • [34] On-chip active filter in GaAs technology for wireless communication systems
    Pantoli, L.
    Stornelli, V.
    Leuzzi, G.
    Li, Hongjun
    Hu, Zhifu
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (01) : 1 - 7
  • [35] Unconventional Signal Processing Architecture for Reconfigurable On-Chip Communication Systems
    Vazquez-Avila, J. L.
    Sandoval-Arechiga, R.
    Gea-Garcia, B. I.
    Parra-Michel, R.
    Mario-Siller
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
  • [36] On-chip active filter in GaAs technology for wireless communication systems
    L. Pantoli
    V. Stornelli
    G. Leuzzi
    Hongjun Li
    Zhifu Hu
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 1 - 7
  • [37] Task Model for On-Chip Communication Infrastructure Design for Multicore Systems
    Phanibhushana, Bharath
    Ganeshpure, Kunal
    Kundu, Sandip
    2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 360 - 365
  • [38] On-chip communication in run-time assembled reconfigurable systems
    Sedcole, Pete
    Cheung, Peter Y. K.
    Constantinides, George A.
    Luk, Wayne
    2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, : 168 - +
  • [39] A VERSATILE FADING SIMULATOR FOR ON-CHIP VERIFICATION OF MIMO COMMUNICATION SYSTEMS
    Fard, Saeed Fouladi
    Alimohammad, Amirhossein
    Cockburn, Bruce
    Schlegel, Christian
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 271 - +
  • [40] DESIGN OF ENERGY EFFICIENT SEMI-SERIAL ON-CHIP COMMUNICATION LINK
    Priyadharsini, R. Ranga
    Paramasivam, K.
    PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,