A 14-b 12-MS/s CMOS pipeline ADC with over 100-dB SFDR

被引:164
作者
Chiu, Y [1 ]
Gray, PR [1 ]
Nikolic, B [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
analog integrated circuits; capacitor mismatch; comparator sharing; discrete-time common-mode voltage regulation; early comparison; low power; low voltage; nested CMOS gain boosting; opamp sharing; passive capacitor error-averaging; pipeline analog-to-digital converter; pseudo-differential; subsampling;
D O I
10.1109/JSSC.2004.836232
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 1.8-V 14-b 12-MS/s pseudo-differential pipeline analog-to-digital converter (ADC) using a passive capacitor erroraveraging technique and a nested CMOS gain-boosting technique is described. The converter is optimized for low-voltage low-power applications by applying an optimum stage-scaling algorithm at the architectural level and an opamp and comparator sharing technique at the circuit level. Prototyped in a 0.18-mum 6M-1P CMOS process, this converter achieves a peak signal-to-noise plus distortion ratio (SNDR) of 75.5 dB and a 103-dB spurious-free dynamic range (SFDR) without trimming, calibration, or dithering. With a 1-MHz analog input, the maximum differential nonlinearity is 0.47 LSB and the maximum integral nonlinearity is 0.54 LSB. The large analog bandwidth of the front-end sample-and-hold circuit is achieved using bootstrapped thin-oxide transistors as switches, resulting in an SFDR of 97 dB when a 40-MHz full-scale input is digitized. The ADC occupies an active area of 10 mm(2) and dissipates 98 mW.
引用
收藏
页码:2139 / 2151
页数:13
相关论文
共 30 条
[1]   HIGH-FREQUENCY NOISE MEASUREMENTS ON FETS WITH SMALL DIMENSIONS [J].
ABIDI, AA .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (11) :1801-1805
[2]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[3]  
[Anonymous], THESIS U CALIFORNIA
[4]   A cascaded sigma-delta pipeline A/D converter with 1.25 MHz signal bandwidth and 89 dB SNR [J].
Brooks, TL ;
Robertson, DH ;
Kelly, DF ;
DelMuro, A ;
Harston, SW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (12) :1896-1906
[5]   A FAST-SETTLING CMOS OP AMP FOR SC CIRCUITS WITH 90-DB DC GAIN [J].
BULT, K ;
GEELEN, GJGM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1379-1384
[6]   A 14-b 20-MSamples/s CMOS pipelined ADC [J].
Chen, HS ;
Song, BS ;
Bacrania, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) :997-1001
[7]   A 1.8V 14b 10MS/s pipelined ADC in 0.18μm CMOS with 99dB SFDR [J].
Chiu, Y ;
Gray, PR ;
Nikolic, B .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :458-459
[8]   Inherently linear capacitor error-averaging techniques for pipelined A/D conversion [J].
Chiu, Y .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (03) :229-232
[9]   A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER [J].
CHO, TB ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :166-172
[10]   A power optimized 13-b Msamples/s pipelined analog-to-digital converter in 1.2 mu m CMOS [J].
Cline, DW ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) :294-303