Stub Series Terminal Logic-Based Low-Power Thermal-Aware Vedic Multiplier Design on 40-nm FPGA

被引:1
作者
Aggarwal, Arushi [1 ]
Pandey, Bishwajeet [1 ]
Dabbas, Sweety [1 ]
Agarwal, Achal [2 ]
Saurabh, Siddharth [3 ]
机构
[1] Gyanc Res Lab, Gurgaon, India
[2] Ajay Kumar Garg Engn Coll, Ghaziabad, India
[3] Giant Meterwave Radio Telescope, Pune, Maharashtra, India
来源
SYSTEM AND ARCHITECTURE, CSI 2015 | 2018年 / 732卷
关键词
Multiplier; Vedic multiplier; SSTL; IO standard; Energy efficient; Antyayor Dasakepi;
D O I
10.1007/978-981-10-8533-8_11
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, we have proposed SSTL-based low-power energy efficient design on Vedic multiplier. SSTL is an acronym for Stub Series Terminated Logic. The paper presents the proficiency of Antyayor Dasakepi Vedic technique for multiplication that strikes a disparity in the real procedure of multiplication by itself. It allows comparable production of biased products and eliminates unnecessary steps of multiplication. The projected algorithm is represented using Verilog language, a hardware description language. Also, we analyzed how this integrated design is affected when it is operated in different regions under different temperatures: 10, 25, 40, 55, 70 degrees C. It is observed that at different ambient temperatures from 10 to 70 degrees C, there is 37.95, 58.85, 36.03, 34.84, 33.51% reduction in leakage power for SSTL2_1 as compared to SSTL2_II, SSTL15_DCI, SSTL18_DCI, there is 8.37, 8.39, 8.47, 8.50, 7.47% reduction in MAT for SSTL15_DCI as compared to SSTL2_II, SSTL2_I, SSTL18_DCI, and there is 17.29, 3.84, 6.72, 5.124, 4.135% reduction in JT for SSTL18_DCI as compared to SSTL2_II, SSTL15_DCI, SSTL2_I.
引用
收藏
页码:107 / 113
页数:7
相关论文
共 8 条
  • [1] Huang W, 2004, DES AUT CON, P878
  • [2] Kumar T., 2015, WIREL PERS COMMUN IN, V83
  • [3] Mobile DDR IO Standard Based High Performance Energy Efficient Portable ALU Design on FPGA
    Kumar, Tanesh
    Pandey, Bishwajeet
    Das, Teerath
    Chowdhry, B. S.
    [J]. WIRELESS PERSONAL COMMUNICATIONS, 2014, 76 (03) : 569 - 578
  • [4] Munjal A, RIG VEDA 2 LAW THERM
  • [5] IoTs Enable Active Contour Modeling Based Energy Efficient and Thermal Aware Object Tracking on FPGA
    Musavi, Sayed Hyder Abbas
    Chowdhry, B. S.
    Kumar, Tanesh
    Pandey, Bishwajeet
    Kumar, Wanod
    [J]. WIRELESS PERSONAL COMMUNICATIONS, 2015, 85 (02) : 529 - 543
  • [6] Ogras UY, 2005, 2005 International Conference on Hardware/Software Codesign and System Synthesis, P69
  • [7] Pandey B, 2014, APPL MECH MAT AMM
  • [8] Uddin Ashraf, 2014, IEEE INT C REL OPT I