Tunneling current in gate dielectric stack in sub-45 nanometer CMOS devices

被引:3
|
作者
Tyagi, Hitender Kumar [1 ]
Prasad, B. [2 ]
George, P. J. [3 ]
机构
[1] Kurukshetra Univ, Dept Elect, Univ Coll, Kurukshetra 136119, Haryana, India
[2] Kurukshetra Univ, Dept Elect Sci, Kurukshetra 136119, Haryana, India
[3] K I T M, Kurukshetra 136119, Haryana, India
关键词
D O I
10.1002/pssc.200982579
中图分类号
O59 [应用物理学];
学科分类号
摘要
Direct tunneling current through dual layer Sio(2)/high-K dielectric structures are investigated for substrate injection. Correlation of dielectric constants and band offsets with respect to silicon has been taken into consideration in order to identify possible materials to construct these devices. The direct tunneling current in oxide/high-K dielectric structures with equivalent oxide thickness (EOT) of 2.0 nm can be significantly lower than that through single layer oxides of the same thickness. Various structures and materials of high-K stacks of interest have been examined and compared to access the reduction of gate current in these structures. It is estimated that HfO2/SiO2 dual stack structure can reduce gate leakage current by four orders of magnitude as compared with pure SiO2 layer of same EOT. The importance of interfacial layer in dual stack structure is high-lighted for the reduction of gate leakage current. The present approach is capable of modeling high-K stack structures consisting of multiple layers of different dielectrics. (C) 2009 WILEY-VCH Verlag GmbH & Co. KGaA, Weinheim
引用
收藏
页码:2750 / +
页数:2
相关论文
共 50 条
  • [21] Modelling of direct tunneling gate leakage current of floating-gate CMOS transistor in sub 100 nm technologies
    Saheb, Zina
    El-Masry, Ezz I.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 84 (01) : 67 - 73
  • [22] Fifteen-Nanometer Ru Diffusion Barrier on NiSi/Si for a sub-45 nm Cu Contact Plug
    Jia-Huei Lin
    Jiing-Herng Lee
    Chen-Sheng Hsu
    Jau-Shiung Fang
    Journal of Electronic Materials, 2009, 38 : 2251 - 2256
  • [23] Gate shadowing effect on Ni(Pt)Si abnormal diffusion for sub-45 nm technologies
    Gregoire, M.
    Beneyton, R.
    Del Medico, S.
    Zoll, S.
    MICROELECTRONIC ENGINEERING, 2011, 88 (05) : 548 - 552
  • [24] Localized Tunneling Phenomena of Nanometer Scaled High-K Gate-Stack
    Lin, Po-Jui Jerry
    Lee, Che-An Andy
    Yao, Chih-Wei Kira
    Lin, Hsin-Jyun Vincent
    Watanabe, Hiroshi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (08) : 3077 - 3083
  • [25] Scaling CMOS: Finding the gate stack with the lowest leakage current
    Kauerauf, T
    Govoreanu, B
    Degraeve, R
    Groeseneken, G
    Maes, H
    SOLID-STATE ELECTRONICS, 2005, 49 (05) : 695 - 701
  • [26] Novel HfSiON gate dielectric for advanced CMOS devices
    Colombo, L
    Visokay, MR
    Chambers, JJ
    Rotondaro, ALP
    Shanware, A
    Bevan, MJ
    Bu, H
    Tsung, L
    RAPID THERMAL AND OTHER SHORT-TIME PROCESSING TECHNOLOGIES III, PROCEEDINGS, 2002, 2002 (11): : 199 - 205
  • [27] Fifteen-Nanometer Ru Diffusion Barrier on NiSi/Si for a sub-45 nm Cu Contact Plug
    Lin, Jia-Huei
    Lee, Jiing-Herng
    Hsu, Chen-Sheng
    Fang, Jau-Shiung
    JOURNAL OF ELECTRONIC MATERIALS, 2009, 38 (11) : 2251 - 2256
  • [28] Ultra-thin silicon nitride gate dielectric for deep-sub-micron CMOS devices
    Khare, M
    Guo, X
    Wang, XW
    Ma, TP
    Cui, GJ
    Tamagawa, T
    Halpern, BL
    Schmitt, JJ
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 51 - 52
  • [29] Gate tunneling current analysis model for scaled devices
    Wu, Tie-Feng
    Zhang, He-Ming
    Shenyang Gongye Daxue Xuebao/Journal of Shenyang University of Technology, 2010, 32 (05): : 569 - 573
  • [30] Advantages of in-situ RTP for the fabrication of metal/high-dielectric constant gate dielectric stack for sub 90 nm CMOS technology
    Damjanovic, D
    Poole, KF
    Singh, R
    11TH IEEE INTERNATIONAL CONFERENCE ON ADVANCED THERMAL PROCESSING OF SEMICONDUCTORS, 2003, : 49 - 54