Tunneling current in gate dielectric stack in sub-45 nanometer CMOS devices

被引:3
|
作者
Tyagi, Hitender Kumar [1 ]
Prasad, B. [2 ]
George, P. J. [3 ]
机构
[1] Kurukshetra Univ, Dept Elect, Univ Coll, Kurukshetra 136119, Haryana, India
[2] Kurukshetra Univ, Dept Elect Sci, Kurukshetra 136119, Haryana, India
[3] K I T M, Kurukshetra 136119, Haryana, India
关键词
D O I
10.1002/pssc.200982579
中图分类号
O59 [应用物理学];
学科分类号
摘要
Direct tunneling current through dual layer Sio(2)/high-K dielectric structures are investigated for substrate injection. Correlation of dielectric constants and band offsets with respect to silicon has been taken into consideration in order to identify possible materials to construct these devices. The direct tunneling current in oxide/high-K dielectric structures with equivalent oxide thickness (EOT) of 2.0 nm can be significantly lower than that through single layer oxides of the same thickness. Various structures and materials of high-K stacks of interest have been examined and compared to access the reduction of gate current in these structures. It is estimated that HfO2/SiO2 dual stack structure can reduce gate leakage current by four orders of magnitude as compared with pure SiO2 layer of same EOT. The importance of interfacial layer in dual stack structure is high-lighted for the reduction of gate leakage current. The present approach is capable of modeling high-K stack structures consisting of multiple layers of different dielectrics. (C) 2009 WILEY-VCH Verlag GmbH & Co. KGaA, Weinheim
引用
收藏
页码:2750 / +
页数:2
相关论文
共 50 条
  • [1] A new process and tool for metal/high-k gate dielectric stack for sub-45 nm CMOS manufacturing
    Venkateshan, A.
    Singh, R.
    Poole, K. F.
    Senter, H.
    ISSM 2007: 2007 INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGS, 2007, : 493 - +
  • [2] New tool and new process for ultra high performance for metal/high-k gate dielectric stack for sub-45 nm CMOS manufacturing
    Venkateshan, A.
    Singh, R.
    Poole, K. F.
    15TH IEEE INTERNATIONAL CONFERENCE ON ADVANCED THERMAL PROCESSING OF SEMICONDUCTORS - RTP 2007, 2007, : 65 - +
  • [3] High-κ gate dielectrics with ultra-low leakage current for sub-45 nm CMOS
    Venkateshan, A.
    Singh, R.
    Poole, K. F.
    Harriss, J.
    Senter, H.
    Teague, R.
    Narayan, J.
    ELECTRONICS LETTERS, 2007, 43 (21) : 1130 - 1132
  • [4] A EELS sub nanometer investigation of the dielectric gate stack for the realization of InGaAs based MOSFET devices
    Longo, P.
    Holland, M. C.
    Paterson, G. W.
    Craven, A. J.
    Thayne, I. G.
    MICROSCOPY AND MICROANALYSIS, 2009, 15 : 454 - 455
  • [5] An EELS sub-nanometer investigation of the dielectric gate stack for the realization of In GaAs based MOSFET devices
    Longo, P.
    Holland, M. C.
    Paterson, G. W.
    Craven, A. J.
    Thayne, I. G.
    ELECTRON MICROSCOPY AND ANALYSIS GROUP CONFERENCE 2009 (EMAG 2009), 2010, 241
  • [6] USJ Process Challenges for sub-45 nm CMOS
    Kalra, Pankaj
    Majhi, Prashant
    Tseng, Hsing-Huang
    Larson, Larry
    Jammy, Raj
    Liu, Tsu-Jae King
    ION IMPLANTATION TECHNOLOGY 2008, 2008, 1066 : 55 - +
  • [7] Modeling of tunneling current and gate dielectric reliability for nonvolatile memory devices
    Gehring, A
    Selberherr, S
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2004, 4 (03) : 306 - 319
  • [8] Gate-stack analysis for 45-nm CMOS devices from an RF perspective
    Nuttinck, S
    Curatola, G
    Widdershoven, F
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (04) : 925 - 929
  • [9] Simultaneous subthreshold and gate-oxide tunneling leakage current analysis in nanometer CMOS design
    Lee, DW
    Kwong, W
    Blaauw, D
    Sylvester, D
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 287 - 292
  • [10] Capacitance behavior of nanometer FD SOICMOS devices with HfO2 high-K gate dielectric considering gate tunneling leakage current
    Kuo, J. B.
    Lin, C. H.
    2006 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2006, : 61 - +