Fast 32-bit digital multiplier

被引:0
|
作者
Raahemifar, K [1 ]
Ahmadi, M [1 ]
机构
[1] Ryerson Polytech Inst, Dept Elect & Comp Engn, Toronto, ON M5B 2K3, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-speed VLSI implementation structure for multiplier. Four n-bit numbers are generated using even and odd positions of the two n-bit numbers. Then they are multiplied pairwise. Parallel addition algorithm is used to add tip partial products. Three k-bit numbers at each level are converted to two (k + 1)-bit numbers at the nest level using a 3-to-2 adding technique. Carry propagation is left to the last stage of multiplier where a fast carry-look-ahead adder is used to add the final two 2(n - 1)-bit numbers. The supply voltage (V-dd) is 3.3 upsilon which can be lowered to 8.5 upsilon. The multiplier are in 0.8 mu technology. HSPICE simulation shows a total delay of 3.25 ns for 32-bit multiplier.
引用
收藏
页码:625 / 628
页数:4
相关论文
共 50 条
  • [41] A 32-bit microprocessor on plastic
    Yu, Zili
    NATURE ELECTRONICS, 2021, 4 (08) : 546 - 547
  • [42] 32-bit military encryption
    不详
    ONLINE & CDROM REVIEW, 1997, 21 (06): : 384 - 384
  • [43] BUILDING BLOCKS YIELD FAST 32-BIT MICROPROGRAMMED CPUs.
    Ajmera, Dhaval
    New Electronics, 1987, 20 (03):
  • [44] BUILDING-BLOCKS YIELD FAST 32-BIT RISC MACHINES
    CASE, B
    COMPUTER DESIGN, 1985, 24 (07): : 111 - &
  • [45] FAST 32-BIT ARITHMETIC LOGIC UNIT IN CMOS TECHNOLOGY.
    Anon
    IBM technical disclosure bulletin, 1986, 28 (12): : 5214 - 5218
  • [46] Logic Design of a 4-bit Bit-Slice Matrix Multiplier for 32-bit RSFQ Artificial Intelligence Processors
    Tang, Guang-Ming
    2017 16TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2017,
  • [47] A 32-BIT FLOATING POINT DIGITAL SIGNAL PROCESSOR FOR GRAPHICS APPLICATION
    OHTOMO, H
    ISHIZUKA, H
    KASHIMURA, M
    NAKAJIMA, A
    HIRA, T
    NEC RESEARCH & DEVELOPMENT, 1990, (99): : 47 - 52
  • [48] BELL LABS PUTS 32-BIT DIGITAL MICROPROCESSOR ON SINGLE CHIP
    不详
    BELL LABORATORIES RECORD, 1981, 59 (03): : 80 - 80
  • [49] Energy-efficient 32 x 32-bit multiplier in tunable near-zero threshold CMOS
    Svilan, V
    Matsui, M
    Burr, JB
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 268 - 272
  • [50] Modelling and Analysis of Electromagnetic Interferences for a 32-bit Digital Signal Controller
    Zhou Changlin
    Wang Jianmin
    Pan Xiangfeng
    Gao Fei
    Yu Daojie
    2012 10TH INTERNATIONAL SYMPOSIUM ON ANTENNAS, PROPAGATION & EM THEORY (ISAPE), 2012, : 1132 - 1135