Fast 32-bit digital multiplier

被引:0
|
作者
Raahemifar, K [1 ]
Ahmadi, M [1 ]
机构
[1] Ryerson Polytech Inst, Dept Elect & Comp Engn, Toronto, ON M5B 2K3, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-speed VLSI implementation structure for multiplier. Four n-bit numbers are generated using even and odd positions of the two n-bit numbers. Then they are multiplied pairwise. Parallel addition algorithm is used to add tip partial products. Three k-bit numbers at each level are converted to two (k + 1)-bit numbers at the nest level using a 3-to-2 adding technique. Carry propagation is left to the last stage of multiplier where a fast carry-look-ahead adder is used to add the final two 2(n - 1)-bit numbers. The supply voltage (V-dd) is 3.3 upsilon which can be lowered to 8.5 upsilon. The multiplier are in 0.8 mu technology. HSPICE simulation shows a total delay of 3.25 ns for 32-bit multiplier.
引用
收藏
页码:625 / 628
页数:4
相关论文
共 50 条
  • [21] Self-checking and self-diagnosing 32-bit microprocessor multiplier
    Yilmaz, Mahmut
    Hower, Derek R.
    Ozev, Sule
    Sorin, Daniel J.
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 436 - +
  • [23] DC-accurate, 32-bit DAC achieves 32-bit resolution
    Rowe, Martin
    Granville, Fran
    EDN, 2008, 53 (22) : 61 - 62
  • [24] HERE COME THE 32-BIT FAST-CACHE MEMORIES
    LINEBACK, JR
    ELECTRONICS-US, 1987, 60 (23): : 33 - 34
  • [25] Hardware Implementation of 24-bit Vedic Multiplier in 32-bit Floating-Point Divider
    Hanuman, C. R. S.
    Kamala, J.
    2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND SYSTEM ENGINEERING (ICEESE), 2018, : 60 - 64
  • [26] VLSI Architecture for delay efficient 32-bit Multiplier using Vedic Mathematic sutras
    Ram, G. Challa
    Rani, D. Sudha
    Balasaikesava, R.
    Sindhuri, K. Bala
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1873 - 1877
  • [27] An energy-efficient 32-bit multiplier architecture in 90-nm CMOS
    Mehmood, Nasir
    Hansson, Martin
    Alvandpour, Atila
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 35 - +
  • [28] A 32-BIT MICROPROCESSOR FOR SMALLTALK
    PENDLETON, JM
    KONG, SI
    BROWN, EW
    DUNLAP, F
    MARINO, C
    UNGAR, DM
    PATTERSON, DA
    HODGES, DA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (05) : 741 - 749
  • [29] 32-BIT GAMES ARRIVE
    PATTON, R
    ELECTRONICS-US, 1994, 67 (21): : 5 - 5
  • [30] 32-BIT EMBEDDED CONTROLLERS
    QUINNELL, RA
    EDN, 1990, 35 (11) : 132 - &