A Pipelined FFT Architecture for Real-Valued Signals

被引:103
作者
Garrido, Mario [1 ]
Parhi, Keshab. K. [2 ]
Grajal, J. [1 ]
机构
[1] Univ Politecn Madrid, Dept Signal Syst & Radiocommun, E-28040 Madrid, Spain
[2] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
Decimation-in-frequency; decimation-in-time; fast Fourier transform (FFT); memory reduction; pipelined architecture; real-valued signals; reordering circuit; VLSI ARCHITECTURE; PROCESSOR; ALGORITHM; COMPLEX;
D O I
10.1109/TCSI.2009.2017125
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new pipelined hardware architecture for the computation of the real-valued fast Fourier transform (RFFT). The proposed architecture takes advantage of the reduced number of operations of the RFFT with respect to the complex fast Fourier transform (CFFT), and requires less area while achieving higher throughput and lower latency. The architecture is based on a novel algorithm for the computation of the RFFT, which, contrary to previous approaches, presents a regular geometry suitable for the implementation of hardware structures. Moreover, the algorithm can be used for both the decimation in time (DIT) and decimation in frequency (DIF) decompositions of the RFFT and requires the lowest number of operations reported for radix 2. Finally, as in previous works, when calculating the RFFT the output samples are obtained in a scrambled order. The problem of reordering these samples is solved in this paper and a pipelined circuit that performs this reordering is proposed.
引用
收藏
页码:2634 / 2643
页数:10
相关论文
共 36 条
[1]  
[Anonymous], G9932 ITUT
[2]  
[Anonymous], G9925 ITUT
[3]   A RADIX-EIGHT FAST FOURIER TRANSFORM SUBROUTINE FOR REAL-VALUED SERIES [J].
BERGLAND, GD .
IEEE TRANSACTIONS ON AUDIO AND ELECTROACOUSTICS, 1969, AU17 (02) :138-&
[4]   A FAST FOURIER TRANSFORM ALGORITHM FOR REAL-VALUED SERIES [J].
BERGLAND, GD .
COMMUNICATIONS OF THE ACM, 1968, 11 (10) :703-+
[5]   A PIPELINED FFT PROCESSOR FOR WORD-SEQUENTIAL DATA [J].
BI, G ;
JONES, EV .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1989, 37 (12) :1982-1985
[6]  
Brigham EO., 1988, FAST FOURIER TRANSFO
[7]   Z-TRANSFORM DFT FILTERS AND FFTS [J].
BRUUN, G .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1978, 26 (01) :56-63
[8]   An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design [J].
Chang, Yun-Nan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (12) :1234-1238
[9]   High-throughput VLSI architecture for FFT computation [J].
Cheng, Chao ;
Parhi, Keshab K. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) :863-867
[10]   A Real-Time Maximum-Likelihood Heart-Rate Estimator for Wearable Textile Sensors [J].
Cheng, Mu-Huo ;
Chen, Li-Chung ;
Hung, Ying-Che ;
Yang, Chang Ming .
2008 30TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-8, 2008, :254-+