A 65-nm CMOS 10-GS/s 4-bit Background-Calibrated Noninterleaved Flash ADC for Radio Astronomy

被引:19
作者
Xu, Yongsheng [1 ]
Belostotski, Leonid [1 ]
Haslett, James W. [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, Calgary, AB T2N 1N4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Analog-to-digital conversion; background calibration; dynamic comparator; flash analog-to-digital converters (ADCs); offset calibration; time interleaving; CONVERTER;
D O I
10.1109/TVLSI.2013.2291563
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 4-bit noninterleaved single-clock-phase 10-GS/s analog-to-digital converter (ADC) fabricated in TSMC 65-nm CMOS technology. The ADC is realized using novel switched dynamic comparators (SDCs), which alleviate the clock-frequency-limiting long regeneration time in prior-art dynamic comparators, and avoid the phase-skew issue associated with time-interleaved ADCs that limits their signal-to-noiseand-distortion ratio (SNDR) and spurious-free dynamic range. The SDC employs a reference-free topology and has no static power consumption. The trip voltage errors of the SDCs are corrected by an efficient on-chip digital background calibration technique. The noninterleaved ADC presents an estimated 100 fF of capacitance at its input, excluding bondpad capacitance, with most of it contributed by the traces leading to the ADC and the shielding structures associated with the input traces. At 10-GS/s sampling rate, the prototype ADC achieves an SNDR of 24.9 dB [3.84 effective number of bit (ENOB)], and 23.4 dB (3.59 ENOB) at low input signal frequencies and Nyquist, respectively. The chip consumes 104 mW from a 1.3 V supply. The ADC has an active area of 0.1 mm(2).
引用
收藏
页码:2316 / 2325
页数:10
相关论文
共 39 条
[1]  
Akazawa Y., 1987, 1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition, P98
[2]  
[Anonymous], IEEE INT SOL STAT CI
[3]  
[Anonymous], P S VLSI CIRC JUN
[4]  
[Anonymous], IEEE INT SOL STAT CI
[5]  
[Anonymous], P IEEE ACM DAC JUL
[6]  
[Anonymous], IEEE T CIRCUITS SYST
[7]  
[Anonymous], P S VLSI CIRC JUN
[8]  
[Anonymous], 2000, DIGITAL INTEGRATED C
[9]   TIME INTERLEAVED CONVERTER ARRAYS [J].
BLACK, WC ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) :1022-1029
[10]   Preface [J].
Chen, Jing ;
Lemyre, Louise ;
Wilkins, Ruth ;
Wilkinson, Diana .
RADIATION PROTECTION DOSIMETRY, 2010, 142 (01) :1-1