共 50 条
- [42] A 2V clock synchronizer using digital delay-locked loop PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 91 - 94
- [43] A low power 100MHz all digital delay-locked loop ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1820 - 1823
- [44] Delay-locked loop with correlation branch selection GLOBECOM 97 - IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, CONFERENCE RECORD, VOLS 1-3, 1997, : 614 - 618
- [46] Delay-locked loop with generalized detector characteristic IEEE ISSSTA '96 - IEEE FOURTH INTERNATIONAL SYMPOSIUM ON SPREAD SPECTRUM TECHNIQUES & APPLICATIONS, PROCEEDINGS, VOLS 1-3, 1996, : 450 - 454
- [47] THEORY AND NOISE DYNAMICS OF DELAY-LOCKED LOOP IEEE TRANSACTIONS ON GEOSCIENCE ELECTRONICS, 1970, GE 8 (01): : 30 - +
- [48] A Multi-Band Delay-Locked Loop with Fast-Locked and Jitter-Bounded Features 2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 437 - 440