A Fast-lock Digital Delay-Locked Loop Controller

被引:1
|
作者
Ye, Bo [1 ]
Li, Tianwang [2 ]
Han, Xingcheng [3 ]
Luo, Min [4 ]
机构
[1] Shanghai Univ Elect Power, Inst Microelect, Shanghai 200090, Peoples R China
[2] Wuhan Univ, Dept Integrated Circuit & Commun Software, Wuhan 430079, Peoples R China
[3] Integrated Silicon Solut Shanghai Co Ltd, Shanghai 201203, Peoples R China
[4] Lucent Technol Opt Networks Co Ltd, Shanghai 200233, Peoples R China
关键词
Delay-locked loops (DLL); delay compensation circuit (DCC); PVT; MIXED-MODE DLL; BUFFER; SDRAM;
D O I
10.1109/ASICON.2009.5351573
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-lock digital delay-locked loop(DLL) is presented in this paper. A delay compensation circuit (DCC) is used to achieve short lock time. The DLL's initial value is controlled by the DCC, so that initial delay time of the delay line can be located in the expected scope and there is only one stable state in various process, voltage, and temperature (PVT) conditions. Since the delay time of each delay cell changes based on the variations of PVT conditions, the output values generated by the DCC are determinate of the PVT conditions in the chip. Thus the DLL's initial state changes according to the detected PVT conditions, and the initial large phase difference is eliminated by the DCC. So it can be fast locked and only has one stable state. The proposed digital DLL overcomes the drawbacks of traditional DLL which may have more than one stable state. The HSPICE simulation results show that the proposed digital DLL circuit achieves fine accuracy and the maximum lock time is 16 clock cycles(1).
引用
收藏
页码:809 / +
页数:2
相关论文
共 50 条
  • [41] Wide-range harmonic lock detector with real-time delay measurement of delay-locked loop
    Kim, Sangseob
    Hyoung, Chang-Hee
    Park, Kyoung-Hwan
    ELECTRONICS LETTERS, 2015, 51 (02) : 136 - 137
  • [42] A 2V clock synchronizer using digital delay-locked loop
    Hwang, CS
    Chung, WC
    Wang, CY
    Tsao, HW
    Liu, SI
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 91 - 94
  • [43] A low power 100MHz all digital delay-locked loop
    Kim, BS
    Kim, LS
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1820 - 1823
  • [44] Delay-locked loop with correlation branch selection
    Wilde, A
    GLOBECOM 97 - IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, CONFERENCE RECORD, VOLS 1-3, 1997, : 614 - 618
  • [45] A Delay-Locked Loop With Statistical Background Calibration
    Kao, Shao-Ku
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (10) : 961 - 965
  • [46] Delay-locked loop with generalized detector characteristic
    Wilde, A
    IEEE ISSSTA '96 - IEEE FOURTH INTERNATIONAL SYMPOSIUM ON SPREAD SPECTRUM TECHNIQUES & APPLICATIONS, PROCEEDINGS, VOLS 1-3, 1996, : 450 - 454
  • [47] THEORY AND NOISE DYNAMICS OF DELAY-LOCKED LOOP
    LINDGREN, AG
    PINKOS, RF
    SCHUMACHER, ME
    IEEE TRANSACTIONS ON GEOSCIENCE ELECTRONICS, 1970, GE 8 (01): : 30 - +
  • [48] A Multi-Band Delay-Locked Loop with Fast-Locked and Jitter-Bounded Features
    Kuo, Chien-Hung
    Lin, Meng-Feng
    Chen, Chien-Hung
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 437 - 440
  • [49] An All-digital Delay-locked Loop using a Lock-in Pre-search Algorithm for High-speed DRAMs
    Kim, Jongsun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 825 - 831
  • [50] An anti-boundary switching fine-resolution digital delay-locked loop
    Kim, Jongsun
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (03) : 445 - 454