A Fast-lock Digital Delay-Locked Loop Controller

被引:1
|
作者
Ye, Bo [1 ]
Li, Tianwang [2 ]
Han, Xingcheng [3 ]
Luo, Min [4 ]
机构
[1] Shanghai Univ Elect Power, Inst Microelect, Shanghai 200090, Peoples R China
[2] Wuhan Univ, Dept Integrated Circuit & Commun Software, Wuhan 430079, Peoples R China
[3] Integrated Silicon Solut Shanghai Co Ltd, Shanghai 201203, Peoples R China
[4] Lucent Technol Opt Networks Co Ltd, Shanghai 200233, Peoples R China
关键词
Delay-locked loops (DLL); delay compensation circuit (DCC); PVT; MIXED-MODE DLL; BUFFER; SDRAM;
D O I
10.1109/ASICON.2009.5351573
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-lock digital delay-locked loop(DLL) is presented in this paper. A delay compensation circuit (DCC) is used to achieve short lock time. The DLL's initial value is controlled by the DCC, so that initial delay time of the delay line can be located in the expected scope and there is only one stable state in various process, voltage, and temperature (PVT) conditions. Since the delay time of each delay cell changes based on the variations of PVT conditions, the output values generated by the DCC are determinate of the PVT conditions in the chip. Thus the DLL's initial state changes according to the detected PVT conditions, and the initial large phase difference is eliminated by the DCC. So it can be fast locked and only has one stable state. The proposed digital DLL overcomes the drawbacks of traditional DLL which may have more than one stable state. The HSPICE simulation results show that the proposed digital DLL circuit achieves fine accuracy and the maximum lock time is 16 clock cycles(1).
引用
收藏
页码:809 / +
页数:2
相关论文
共 50 条
  • [31] Analysis and design of a low jitter delay-locked loop using lock state detector
    Modanlou, Shahram
    Ardeshir, Gholamreza
    Gholami, Mohammad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (05) : 1410 - 1419
  • [32] REDUCED COMPLEXITY DELAY-LOCKED LOOP
    WILDE, A
    ELECTRONICS LETTERS, 1995, 31 (23) : 1979 - 1980
  • [33] A fast locking and low jitter delay-locked loop using DHDL
    Chang, HH
    Lin, JW
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 343 - 346
  • [34] A 0.15 to 2.2 GHz All-Digital Delay-Locked Loop
    Park, Dongjun
    Park, Geontae
    Kim, Jongsun
    2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 261 - 264
  • [35] A Duty-Cycle-Distortion-Tolerant Half-Delay-Line Low-Power Fast-Lock-in All-Digital Delay-Locked Loop
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Liu, Je-Ching
    Liu, Yu-Chia
    Wang, Yi-Ming
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) : 1036 - 1047
  • [36] A low-noise fast-lock phase-locked loop with adaptive bandwidth control
    Lee, J
    Kim, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) : 1137 - 1145
  • [37] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [38] Fractional-N multiplying delay-locked loop with delay-locked loop-based injection clock generation
    Jee, D. -W.
    ELECTRONICS LETTERS, 2016, 52 (09) : 694 - U86
  • [39] A Multiphase Delay-Locked Loop with Interleaving Calibration
    Chen, Pao-Lung
    Wang, Tzu-Siang
    2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 236 - +
  • [40] All Digital Time-To-Digital Converter Using Single Delay-Locked Loop
    Huang, Hong-Yi
    Tsai, Yi-Jui
    Ho, Kung-Liang
    Lin, Chan-Yu
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 341 - 344