A Fast-lock Digital Delay-Locked Loop Controller

被引:1
|
作者
Ye, Bo [1 ]
Li, Tianwang [2 ]
Han, Xingcheng [3 ]
Luo, Min [4 ]
机构
[1] Shanghai Univ Elect Power, Inst Microelect, Shanghai 200090, Peoples R China
[2] Wuhan Univ, Dept Integrated Circuit & Commun Software, Wuhan 430079, Peoples R China
[3] Integrated Silicon Solut Shanghai Co Ltd, Shanghai 201203, Peoples R China
[4] Lucent Technol Opt Networks Co Ltd, Shanghai 200233, Peoples R China
关键词
Delay-locked loops (DLL); delay compensation circuit (DCC); PVT; MIXED-MODE DLL; BUFFER; SDRAM;
D O I
10.1109/ASICON.2009.5351573
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-lock digital delay-locked loop(DLL) is presented in this paper. A delay compensation circuit (DCC) is used to achieve short lock time. The DLL's initial value is controlled by the DCC, so that initial delay time of the delay line can be located in the expected scope and there is only one stable state in various process, voltage, and temperature (PVT) conditions. Since the delay time of each delay cell changes based on the variations of PVT conditions, the output values generated by the DCC are determinate of the PVT conditions in the chip. Thus the DLL's initial state changes according to the detected PVT conditions, and the initial large phase difference is eliminated by the DCC. So it can be fast locked and only has one stable state. The proposed digital DLL overcomes the drawbacks of traditional DLL which may have more than one stable state. The HSPICE simulation results show that the proposed digital DLL circuit achieves fine accuracy and the maximum lock time is 16 clock cycles(1).
引用
收藏
页码:809 / +
页数:2
相关论文
共 50 条
  • [11] Hybrid DPWM with digital delay-locked loop
    Yousefzadeh, Vahid
    Takayama, Toru
    Maksimovic, Dragan
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON COMPUTERS IN POWER ELECTRONICS, 2006, : 142 - +
  • [12] A novel delay-locked loop structure for DDR SDRAM controller
    Ye, Bo
    Luo, Min
    Wang, Zishi
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2008, 28 (02): : 299 - 303
  • [13] Resynchronising delay-locked loop
    DLR Oberpfaffenhofen, Wessling, Germany
    Electron Lett, 13 (1172-1173):
  • [14] Resynchronising delay-locked loop
    Wilde, A
    ELECTRONICS LETTERS, 1996, 32 (13) : 1172 - 1173
  • [15] The Generalized Delay-Locked Loop
    Wilde A.
    Wireless Personal Communications, 1998, 8 (2) : 113 - 130
  • [16] Fast locking delay-locked loop using initial delay measurement
    Kim, T
    Wang, SH
    Kim, B
    ELECTRONICS LETTERS, 2002, 38 (17) : 950 - 951
  • [17] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [18] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    半导体学报, 2011, 32 (10) : 139 - 146
  • [19] A low-jitter delay-locked loop with harmonic-lock prevention
    Park, S
    Yoo, C
    Park, SC
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (02) : 505 - 507
  • [20] MEAN TIME TO LOSE LOCK FOR THE LANGEVIN-TYPE DELAY-LOCKED LOOP
    WELTI, AL
    BOBROVSKY, BZ
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (08) : 2526 - 2530