A Fast-lock Digital Delay-Locked Loop Controller

被引:1
|
作者
Ye, Bo [1 ]
Li, Tianwang [2 ]
Han, Xingcheng [3 ]
Luo, Min [4 ]
机构
[1] Shanghai Univ Elect Power, Inst Microelect, Shanghai 200090, Peoples R China
[2] Wuhan Univ, Dept Integrated Circuit & Commun Software, Wuhan 430079, Peoples R China
[3] Integrated Silicon Solut Shanghai Co Ltd, Shanghai 201203, Peoples R China
[4] Lucent Technol Opt Networks Co Ltd, Shanghai 200233, Peoples R China
关键词
Delay-locked loops (DLL); delay compensation circuit (DCC); PVT; MIXED-MODE DLL; BUFFER; SDRAM;
D O I
10.1109/ASICON.2009.5351573
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-lock digital delay-locked loop(DLL) is presented in this paper. A delay compensation circuit (DCC) is used to achieve short lock time. The DLL's initial value is controlled by the DCC, so that initial delay time of the delay line can be located in the expected scope and there is only one stable state in various process, voltage, and temperature (PVT) conditions. Since the delay time of each delay cell changes based on the variations of PVT conditions, the output values generated by the DCC are determinate of the PVT conditions in the chip. Thus the DLL's initial state changes according to the detected PVT conditions, and the initial large phase difference is eliminated by the DCC. So it can be fast locked and only has one stable state. The proposed digital DLL overcomes the drawbacks of traditional DLL which may have more than one stable state. The HSPICE simulation results show that the proposed digital DLL circuit achieves fine accuracy and the maximum lock time is 16 clock cycles(1).
引用
收藏
页码:809 / +
页数:2
相关论文
共 50 条
  • [1] A Fast-Lock Low-Power Subranging Digital Delay-Locked Loop
    Chen, Hsin-Shu
    Lin, Jyun-Cheng
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (06) : 855 - 860
  • [2] A fast-lock delay-locked loop architecture with improved precharged PFD
    Lip-Kai, Soh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 55 (02) : 149 - 154
  • [3] A fast-lock delay-locked loop architecture with improved precharged PFD
    Soh Lip-Kai
    Mohd-Shahiman Sulaiman
    Zubaida Yusoff
    Analog Integrated Circuits and Signal Processing, 2008, 55 : 149 - 154
  • [4] A 5.2mW all-digital fast-lock self-calibrated multiphase delay-locked loop
    Chuang, Li-Pu
    Chang, Ming-Hung
    Huang, Po-Tsang
    Kan, Chih-Hao
    Hwang, Wei
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3342 - +
  • [5] A Wide-Range All-Digital Delay-Locked Loop Using Fast-Lock Variable SAR Algorithm
    Chen, Wei-Cheng
    Yang, Rong-Jyi
    Yao, Chia-Yu
    Chen, Chao-Chyun
    IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [6] A fast-lock wide-range delay-locked loop using frequency-range selector for multiphase clock generator
    Cheng, Kuo-Hsing
    Lo, Yu-Lung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (07) : 561 - 565
  • [7] An Analog Delay-Locked Loop with Digital Coarse Lock Incorporating Error Compensation for Fast and Robust Locking
    Kang, Hyungmin
    Koo, Jahyun
    Woo, Jeong-Min
    Ji, Youngwoo
    Son, Hyunwoo
    ELECTRONICS, 2024, 13 (13)
  • [8] Fast-Lock Phase-Locked Loop with Adaptive Controller in 0.18-μm CMOS
    Almutairi, Fatima T.
    Almutairi, Reem T.
    2016 5TH INTERNATIONAL CONFERENCE ON ELECTRONIC DEVICES, SYSTEMS AND APPLICATIONS (ICEDSA), 2016,
  • [9] An all-digital delay-locked loop for DDR SDRAM controller applications
    Chung, Ching-Che
    Chen, Pao-Lung
    Lee, Chen-Yi
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 199 - +
  • [10] A Delay-Locked Loop with Digital Background Calibration
    Lin, Wei-Ming
    Teng, Kuang-Fu
    Liu, Shen-Iuan
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 317 - 320