Substrate Noise Coupling Mechanisms in Lightly Doped CMOS Transistors

被引:12
作者
Bronckers, Stephane [1 ,2 ]
Van der Plas, Geert [1 ]
Vandersteen, Gerd [3 ]
Rolain, Yves [3 ]
机构
[1] Interuniv Microelect Ctr IMEC, B-3001 Louvain, Belgium
[2] VUB, Dept Elect ELEC, B-1050 Brussels, Belgium
[3] VUB, ELEC, B-1050 Brussels, Belgium
关键词
Bulk effect; complementary metal-oxide-semiconductor (CMOS); coupling mechanism; ground bounce; lightly doped; substrate noise; RF;
D O I
10.1109/TIM.2009.2024370
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Substrate noise issues are a showstopper for the smooth integration of analog and digital circuitries on the same die. For the designer, it is not known how substrate noise couples into the transistors of the analog circuitry. This paper reveals the dominant coupling mechanisms with simulations and the corresponding measurements in a 0.13-mu m triple-well common-source complementary metal-oxide-semiconductor (CMOS) transistor integrated on a lightly doped substrate. Substrate noise couples in either the ground or the bulk of the transistor. It is demonstrated that the importance of the coupling mechanisms depends on the resistance of the ground interconnect. For the technology node used, measurements show that substrate noise isolation is optimal for a ground resistance of 0.8 Omega.
引用
收藏
页码:1727 / 1733
页数:7
相关论文
共 47 条
  • [21] Investigation of substrate noise isolation solutions in deep submicron (DSM) CMOS technology
    Lin, Henry
    Kuo, James
    Sobot, Robert
    Syrzycki, Marek
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 1106 - 1109
  • [22] Impact of Substrate Digital Noise Coupling on the High-Frequency Noise Performance of RF MOSFETs
    Oh, Yongho
    Lee, Seungyong
    Park, Chan Hyeong
    Rieh, Jae-Sung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2009, 19 (09) : 557 - 559
  • [23] Experimental comparison of substrate noise coupling using different wafer types
    Aragonès, X
    Rubio, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (10) : 1405 - 1409
  • [24] Substrate Coupling Noise Considerations for Frequencies up to 100GHz
    Gerakis, Vasileios
    Hatzopoulos, Alkis
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 351 - 355
  • [25] Variation in RF Performance of MOSFETs Due to Substrate Digital Noise Coupling
    Oh, Yongho
    Jeon, Sanggeun
    Rieh, Jae-Sung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (07) : 384 - 386
  • [26] A comparison by simulation and by measurement of the substrate noise generated by CMOS, CSL, and CBL digital circuits
    Albuquerque, EFM
    Silva, MM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (04) : 734 - 741
  • [27] Approaches to reducing digital-noise coupling in CMOS mixed-signal LSIs
    Tsukada, T
    MakieFukuda, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (02) : 263 - 275
  • [28] Measurement of substrate noise in CMOS integrated circuits by using chopper-type voltage comparators
    Makie-Fukuda, K
    Anbo, T
    Tsukada, T
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1998, 81 (05): : 59 - 66
  • [29] 0.2–4.35 GHz highly linear CMOS balun-LNA with substrate noise optimization
    Dong Huang
    Weiqiang Qian
    Mehdi Khan
    Shengxi Diao
    Fujiang Lin
    Analog Integrated Circuits and Signal Processing, 2015, 83 : 285 - 293
  • [30] A study on substrate noise coupling among TSVs in 3D chip stack
    Araga, Yuuki
    Nagata, Makoto
    De Vos, Joeri
    Van der Plas, Geert
    Beyne, Eric
    IEICE ELECTRONICS EXPRESS, 2018, 15 (13):