Performance issues in VC-merge capable switches for IP over ATM networks

被引:0
|
作者
Widjaja, I [1 ]
Elwalid, AI [1 ]
机构
[1] Fujitsu Network Commun, Raleigh, NC 27609 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
VC merging allows many routes to be mapped to the same VC label, providing a scalable mapping method that can support tens of thousands of edge routers. VC merging requires reassembly buffers so that cells belonging to different packets intended for the same destination do not interleave with each other. The impact of VC merging on the additional buffer required for the reassembly buffers and other buffers due to the perturbation in the traffic process is investigated in this paper. We propose a realistic output-buffered ATM switch architecture that supports VC merging capability. We analyze the performance of the switch using a decomposition approach, and verify the results using simulation. We investigate the impact of VC merging on loss and delay performance for realistic traffic scenarios. The main result indicates that VC merging incurs a minimal overhead compared to non-VC merging in terms of additional buffering. Moreover, the overhead decreases as utilization increases, or as the traffic becomes more bursty. The finding has important implication since practical ATM switches are dimensional for high utilization and stressful traffic conditions. We also study the delay preformance and find that the additional delay due to VC merging is insignificant for most applications.
引用
收藏
页码:372 / 380
页数:9
相关论文
共 50 条
  • [1] Fast IP routing with VC-merge capable ATM switches
    Widjaja, I
    Elwalid, AI
    BROADBAND NETWORKING TECHNOLOGIES, 1997, 3233 : 41 - 52
  • [2] Performance issues in VC-merge capable switches for multiprotocol label switching
    Widjaja, I
    Elwalid, AI
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1999, 17 (06) : 1178 - 1189
  • [3] Reducing buffer requirement for VC-merge capable ATM switches
    Zhou, PF
    Yang, OWW
    GLOBECOM'99: SEAMLESS INTERCONNECTION FOR UNIVERSAL SERVICES, VOL 1-5, 1999, : 44 - 48
  • [4] Implementation of a VC-merge capable crossbar switch on MPLS over ATM
    Lee, DW
    Lee, TW
    Kim, YC
    Choi, DJ
    Lee, MMO
    JOINT 4TH IEEE INTERNATIONAL CONFERENCE ON ATM (ICATM'01) AND HIGH SPEED INTELLIGENT INTERNET SYMPOSIUM, 2001, : 66 - 69
  • [5] VLSI design and architecture of a VC-merge capable crossbar switch on MPLS over ATM
    Kim, YC
    Lee, MMO
    Kim, DJ
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 440 - 443
  • [6] Design and analysis of per-flow queueing switches and VC-merge switches based on per-VC queueing architecture
    Zhou, P
    Yang, O
    COMPUTER COMMUNICATIONS, 2000, 23 (14-15) : 1400 - 1409
  • [7] A VC-merge capable switch reducing buffer requirement by sharing reassembly buffers in MPLS
    Sakamoto, K
    Nishino, Y
    Sasase, I
    GLOBECOM '01: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2001, : 40 - 44
  • [8] ATM interface design issues for IP traffic over ATM/ADSL access networks
    Buschmann, J
    Pampolini, M
    MULTIMEDIA SYSTEMS AND APPLICATIONS-BOOK, 1999, 3528 : 154 - 160
  • [9] Classical IP: IP over ATM architecture for ATM networks
    Chaudhry, AJ
    FIRST ANNUAL CONFERENCE ON EMERGING TECHNOLOGIES AND APPLICATIONS IN COMMUNICATIONS, PROCEEDINGS, 1996, : 2 - 5
  • [10] Performance of TCP/IP over ABR service on ATM networks
    Kalyanaraman, S
    Jain, R
    Fahmy, S
    Goyal, R
    Lu, F
    Srinidhi, S
    IEEE GLOBECOM 1996 - CONFERENCE RECORD, VOLS 1-3: COMMUNICATIONS: THE KEY TO GLOBAL PROSPERITY, 1996, : 468 - 475