Improved SVPWM vector selection approaches in OVM region to reduce common-mode voltage for three-level neutral point clamped-inverter

被引:38
|
作者
Bharatiraja, C. [1 ,3 ]
Jeevananthan, S. [2 ]
Munda, J. L. [3 ]
Latha, R. [4 ]
机构
[1] SRM Univ, Dept Elect Engn, Madras, Tamil Nadu, India
[2] Pondicherry Engn Coll, Dept Elect Engn, Pondicherry, India
[3] Tshwane Univ Technol, Ctr Energy & Elect Power, Pretoria, South Africa
[4] Sathyabama Univ, Dept Elect & Elect Engn, Madras, Tamil Nadu, India
关键词
Common-mode voltage; Multilevel inverter; Diode clamped multilevel inverter; Space vector PWM; BEARING CURRENTS; PWM; SCHEME; IMPLEMENTATION; ELIMINATION; CONVERTER;
D O I
10.1016/j.ijepes.2016.01.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have an essential portion in industrial applications. Eventhough there are various elementary developments in MLI and its pulse width modulation (PWM) control strategies, unfortunately those strategies are least bothered about the common mode voltage (CMV). The CMV appears at the neutral point of the motor's star connected stator windings with respect to the source ground. This study proposes PWM schemes for three level diode clamped multilevel inverter (DC-MLI) which use an unpretentious switching sequence to determine the triangle for maximum output voltage and minimum CMV in entire modulation range. Here two types of approaches are proposed: (i) Partial elimination SVPWM (PE-SVPWM) and (ii) Full elimination (FE-SVPWM). The proposed strategies suggest switching selection by using the control degree of freedom available in SVPWM without affecting the inverter output voltage. As a result, CMV reduction and elimination with maximum output voltage and better THD is achieved. The proposed PWM approaches can be extended for any number of levels. The theoretical study, the MATLAB/Simulink software based computer simulation and Field Programmable Gate Array (FPGA) SPARTAN-III-3AN-XC3S400 processor supported hardware corroboration have shown the superiority of the proposed technique over the existing SVPWM schemes. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:285 / 297
页数:13
相关论文
共 50 条
  • [41] An analogous carrier-based implementation of virtual space vector modulation with low common-mode voltage and neutral-point voltage oscillation elimination for three-level NPC inverter
    Liu, Zhuoxun
    Xu, Xiangguo
    IET POWER ELECTRONICS, 2023, 16 (14) : 2392 - 2408
  • [42] Research on the Coordination Suppression Strategy of Neutral Point Potential and Common Mode Voltage for NPC Three-Level Inverter
    Dong, Lei
    Zang, Zetian
    Ming, Yuanshan
    Zhao, Rende
    Ma, Wenzhong
    Hu, Huihui
    SYMMETRY-BASEL, 2023, 15 (01):
  • [43] Novel Eliminated Common-Mode Voltage PWM Sequences and an Online Algorithm to Reduce Current Ripple for a Three-Level Inverter
    Tam-Khanh Tu Nguyen
    Nho-Van Nguyen
    Prasad, Nadipuram R.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (10) : 7482 - 7493
  • [44] Hybrid Pulse-Width Modulation Strategy With Reduced High-Frequency Common-Mode Voltage to Lower RMS Motor Leakage Current for a Three-Level Neutral Point Clamped Converter
    Pham, Khoa Dang
    Doi, Mon-Van
    Nguyen, Nho-Van
    IEEE ACCESS, 2023, 11 : 131302 - 131318
  • [45] A Simple Control Method for Neutral-Point Voltage Oscillation Reduction of Three-level Neutral-Point-Clamped Inverter
    Cho, Ja-Hwi
    Ku, Nam-Joon
    Han, Ji-Tai
    Kim, Rae-Young
    Hyun, Dong-Seok
    39TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2013), 2013, : 304 - 309
  • [46] Sector Subdivision Based SVPWM Strategy of Neutral-Point-Clamped Three-Level Inverter for Current Ripple Reduction
    Zhang, Guozheng
    Wei, Bingxu
    Gu, Xin
    Li, Xinmin
    Zhou, Zhanqing
    Chen, Wei
    ENERGIES, 2019, 12 (14)
  • [47] Carrier-Based Implementation of SVPWM for a Three-Level Simplified Neutral Point Clamped Inverter with XOR Logic Gates
    Lin, Zifan
    Du, Wenxiang
    Bai, Yang
    Iu, Herbert Ho Ching
    Fernando, Tyrone
    Zhang, Xinan
    ELECTRONICS, 2025, 14 (07):
  • [48] A Three-Level Common-Mode Voltage Eliminated Inverter With Single DC Supply Using Flying Capacitor Inverter and Cascaded H-Bridge
    Kumar, P. Roshan
    Rajeevan, P. P.
    Mathew, K.
    Gopakumar, K.
    Leon, Jose I.
    Franquelo, Leopoldo G.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (03) : 1402 - 1409
  • [49] Common-Mode Voltage and Vibration Mitigation of a Five-Phase Three-Level NPC Inverter-Fed Induction Motor Drive System
    Payami, Saifullah
    Behera, Ranjan Kumar
    Iqbal, Atif
    Al-Ammari, Rashid
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2015, 3 (02) : 349 - 361
  • [50] Common-Mode Voltage in Three-Level T-Type Inverter: Modeling, Analysis, and Compensation
    Karakasli, Vefa
    Jamal, Adeel
    Griepentrog, Gerd
    Safdarzadeh, Omid
    2024 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2024, : 2586 - 2593