Improved SVPWM vector selection approaches in OVM region to reduce common-mode voltage for three-level neutral point clamped-inverter

被引:38
|
作者
Bharatiraja, C. [1 ,3 ]
Jeevananthan, S. [2 ]
Munda, J. L. [3 ]
Latha, R. [4 ]
机构
[1] SRM Univ, Dept Elect Engn, Madras, Tamil Nadu, India
[2] Pondicherry Engn Coll, Dept Elect Engn, Pondicherry, India
[3] Tshwane Univ Technol, Ctr Energy & Elect Power, Pretoria, South Africa
[4] Sathyabama Univ, Dept Elect & Elect Engn, Madras, Tamil Nadu, India
关键词
Common-mode voltage; Multilevel inverter; Diode clamped multilevel inverter; Space vector PWM; BEARING CURRENTS; PWM; SCHEME; IMPLEMENTATION; ELIMINATION; CONVERTER;
D O I
10.1016/j.ijepes.2016.01.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have an essential portion in industrial applications. Eventhough there are various elementary developments in MLI and its pulse width modulation (PWM) control strategies, unfortunately those strategies are least bothered about the common mode voltage (CMV). The CMV appears at the neutral point of the motor's star connected stator windings with respect to the source ground. This study proposes PWM schemes for three level diode clamped multilevel inverter (DC-MLI) which use an unpretentious switching sequence to determine the triangle for maximum output voltage and minimum CMV in entire modulation range. Here two types of approaches are proposed: (i) Partial elimination SVPWM (PE-SVPWM) and (ii) Full elimination (FE-SVPWM). The proposed strategies suggest switching selection by using the control degree of freedom available in SVPWM without affecting the inverter output voltage. As a result, CMV reduction and elimination with maximum output voltage and better THD is achieved. The proposed PWM approaches can be extended for any number of levels. The theoretical study, the MATLAB/Simulink software based computer simulation and Field Programmable Gate Array (FPGA) SPARTAN-III-3AN-XC3S400 processor supported hardware corroboration have shown the superiority of the proposed technique over the existing SVPWM schemes. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:285 / 297
页数:13
相关论文
共 50 条
  • [31] Novel Modulation Strategy to Achieve Neutral-point Voltage Balance, Common-mode Voltage, and Switching Loss Reduction for Neutral-point Clamped Three-level Inverters
    Liu, Donghan
    Wang, Jinping
    Liu, Shengyu
    Jiang, Weidong
    CHINESE JOURNAL OF ELECTRICAL ENGINEERING, 2024, 10 (04): : 106 - 118
  • [32] An Improved Virtual Space Vector Modulation Scheme for Three-Level Active Neutral-Point-Clamped Inverter
    Hu, Cungang
    Yu, Xinghuo
    Holmes, Donald Grahame
    Shen, Weixiang
    Wang, Qunjing
    Luo, Fanglin
    Liu, Nian
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (10) : 7419 - 7434
  • [33] Common-Mode Voltage Reduction and Neutral-Point Voltage Control Using Space Vector Modulation for Coupled Ten-Switch Three-Phase Three-Level Inverter
    Deng, Xiaojun
    Wang, Hongliang
    Zhu, Xiaonan
    Wang, Hanzhe
    Zhang, Wenyuan
    Yue, Xiumei
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (06) : 6397 - 6411
  • [34] Pulse delay control for capacitor voltage balancing in a three-level boost neutral point clamped inverter
    Krishna, Remya
    Soman, Deepak E.
    Kottayil, Sasi K.
    Leijon, Mats
    IET POWER ELECTRONICS, 2015, 8 (02) : 268 - 277
  • [35] Improved Synchronous Space Vector Pulse Width Modulation Strategy for Three-Level With Common-Mode Voltage Suppression
    Chen, Dezhi
    Sun, Yun
    Zhao, Guoxin
    Zhao, Wenliang
    IEEE ACCESS, 2024, 12 : 27578 - 27595
  • [36] Split Inductor Based Neutral Point Clamped Inverter using Improved Modulation Technique to Reduce Common Mode Voltage
    Ferdous, Md. Jannatul
    Kabir, Shariar
    Siddique, Md. Rifat Alam
    Salma, Umme
    2014 INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2014, : 623 - 626
  • [37] An Improved Carrier-Based PWM Strategy with Reduced Common-Mode Voltage for a Three-Level NPC Inverter
    AbolqasemiKharanaq, Fatemeh
    Poorfakhraei, Amirreza
    Emadi, Ali
    Bilgin, Berker
    ELECTRONICS, 2023, 12 (05)
  • [38] Space Vector PWM for Common Mode Voltage Reduction and Neutral Point Voltage Balancing in Three-level Converters
    Choi, Nam-Sup
    Lee, Eun-Chul
    Ahn, Kang-Soon
    2016 IEEE 8TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE (IPEMC-ECCE ASIA), 2016,
  • [39] A Three-Level Space Vector Modulation Scheme for Paralleled Converters to Reduce Circulating Current and Common-Mode Voltage
    Quan, Zhongyi
    Li, Yun Wei
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (01) : 703 - 714
  • [40] Hybrid Space Vector Modulation Scheme to Reduce Common-Mode Voltage Magnitude and Frequency in Three-Level Quasi-Z-Source Inverter
    Qin, Changwei
    Xing, Xiangyang
    Jiang, Ying
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (06) : 6810 - 6821