Improved SVPWM vector selection approaches in OVM region to reduce common-mode voltage for three-level neutral point clamped-inverter

被引:38
|
作者
Bharatiraja, C. [1 ,3 ]
Jeevananthan, S. [2 ]
Munda, J. L. [3 ]
Latha, R. [4 ]
机构
[1] SRM Univ, Dept Elect Engn, Madras, Tamil Nadu, India
[2] Pondicherry Engn Coll, Dept Elect Engn, Pondicherry, India
[3] Tshwane Univ Technol, Ctr Energy & Elect Power, Pretoria, South Africa
[4] Sathyabama Univ, Dept Elect & Elect Engn, Madras, Tamil Nadu, India
关键词
Common-mode voltage; Multilevel inverter; Diode clamped multilevel inverter; Space vector PWM; BEARING CURRENTS; PWM; SCHEME; IMPLEMENTATION; ELIMINATION; CONVERTER;
D O I
10.1016/j.ijepes.2016.01.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have an essential portion in industrial applications. Eventhough there are various elementary developments in MLI and its pulse width modulation (PWM) control strategies, unfortunately those strategies are least bothered about the common mode voltage (CMV). The CMV appears at the neutral point of the motor's star connected stator windings with respect to the source ground. This study proposes PWM schemes for three level diode clamped multilevel inverter (DC-MLI) which use an unpretentious switching sequence to determine the triangle for maximum output voltage and minimum CMV in entire modulation range. Here two types of approaches are proposed: (i) Partial elimination SVPWM (PE-SVPWM) and (ii) Full elimination (FE-SVPWM). The proposed strategies suggest switching selection by using the control degree of freedom available in SVPWM without affecting the inverter output voltage. As a result, CMV reduction and elimination with maximum output voltage and better THD is achieved. The proposed PWM approaches can be extended for any number of levels. The theoretical study, the MATLAB/Simulink software based computer simulation and Field Programmable Gate Array (FPGA) SPARTAN-III-3AN-XC3S400 processor supported hardware corroboration have shown the superiority of the proposed technique over the existing SVPWM schemes. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:285 / 297
页数:13
相关论文
共 50 条
  • [21] A Simple Space Vector PWM Scheme with Neutral Point Balancing for Three-Level Neutral Point Clamped Inverter
    Ko, Yoon-Hyuk
    Park, Byoung-Gun
    Kim, Rae-Young
    Hyun, Dong-Seok
    Jung, Ha-Jin
    2011 IEEE INDUSTRY APPLICATIONS SOCIETY ANNUAL MEETING (IAS), 2011,
  • [22] Common-Mode Voltage Eliminated Three-Level Inverter using a Three-Level Flying-Capacitor Inverter and Cascaded H-Bridge
    RoshanKumar, P.
    Rajeevan, P. P.
    Mathew, K.
    Gopakumar, K.
    Leon, Jose I.
    Franquelo, Leopoldo G.
    IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES 2012), 2012,
  • [23] A Carrier-Based SVPWM Begins with the Zero Voltage Vector for Three-Level Neutral Point Clamped Converter
    Gao Z.
    Ge Q.
    Li Y.
    Zhao L.
    Zhang B.
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2020, 35 (10): : 2194 - 2205
  • [24] Investigation of Fourth-leg for Common-mode Noise Reduction in Three-level Neutral Point Clamped Inverter Fed Motor Drive
    Chen, Ruirui
    Niu, Jiahao
    Gui, Handong
    Zhang, Zheyu
    Wang, Fred
    Tolbert, Leon M.
    Blalock, Benjamin J.
    Costinett, Daniel J.
    Choi, Benjamin B.
    THIRTY-FOURTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2019), 2019, : 2582 - 2588
  • [25] Study on a Common-mode Voltage Suppression Method with High Performance for the Three-level Diode-clamped Inverter
    Zhang, Yonggao
    Gao, Yanli
    Long, Lizhong
    2012 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2012, : 539 - 544
  • [26] An Improved Reference Voltage Decomposition Method Based on Three-Level NPC Converters With Neutral-Point Voltage Balancing and Common-Mode Voltage Reduction
    Xie, Zhen
    Peng, Lianglong
    Zhao, Shuang
    Yang, Shuying
    Zhang, Xing
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2023, 11 (05) : 4618 - 4629
  • [27] A SVPWM for Reduction in Common Mode and Bearing Currents Applied to Diode Clamped Three-Level Inverter fed Induction Motor
    Ronanki, Deepak
    Perumal, Parthiban
    2016 IEEE INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE (PEMC), 2016, : 1170 - 1175
  • [28] Common Mode Voltage and Neutral Point Potential Optimization Control for a Three-Level NPC Inverter
    Xu, Xiaona
    Ma, Baohui
    Wang, Kui
    Yang, Bo
    Zheng, Zedong
    Li, Yongdong
    2019 22ND INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS (ICEMS 2019), 2019, : 202 - 206
  • [29] The Carrier - based PWM method to Reduce Common-mode Voltage for Three - level T - Type Neutral Point Clamp Inverter
    Nguyen, Tuyen D.
    Phan Quoc Dzung
    Dao Ngoc Dat
    Nguyen Huu Nhan
    PROCEEDINGS OF THE 2014 9TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2014, : 1549 - +
  • [30] New Virtual Space Vector Modultation Scheme to Eliminate Common-mode Voltage with Balanced Neutral-Point Voltage for Three-Level NPC Inverters
    Huu-Cong Vu
    Nguyen, Tuyen D.
    Chun, Tae-Won
    Lee, Hong-Hee
    2017 IEEE 3RD INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE AND ECCE ASIA (IFEEC 2017-ECCE ASIA), 2017, : 313 - 318