Improved SVPWM vector selection approaches in OVM region to reduce common-mode voltage for three-level neutral point clamped-inverter

被引:38
作者
Bharatiraja, C. [1 ,3 ]
Jeevananthan, S. [2 ]
Munda, J. L. [3 ]
Latha, R. [4 ]
机构
[1] SRM Univ, Dept Elect Engn, Madras, Tamil Nadu, India
[2] Pondicherry Engn Coll, Dept Elect Engn, Pondicherry, India
[3] Tshwane Univ Technol, Ctr Energy & Elect Power, Pretoria, South Africa
[4] Sathyabama Univ, Dept Elect & Elect Engn, Madras, Tamil Nadu, India
关键词
Common-mode voltage; Multilevel inverter; Diode clamped multilevel inverter; Space vector PWM; BEARING CURRENTS; PWM; SCHEME; IMPLEMENTATION; ELIMINATION; CONVERTER;
D O I
10.1016/j.ijepes.2016.01.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have an essential portion in industrial applications. Eventhough there are various elementary developments in MLI and its pulse width modulation (PWM) control strategies, unfortunately those strategies are least bothered about the common mode voltage (CMV). The CMV appears at the neutral point of the motor's star connected stator windings with respect to the source ground. This study proposes PWM schemes for three level diode clamped multilevel inverter (DC-MLI) which use an unpretentious switching sequence to determine the triangle for maximum output voltage and minimum CMV in entire modulation range. Here two types of approaches are proposed: (i) Partial elimination SVPWM (PE-SVPWM) and (ii) Full elimination (FE-SVPWM). The proposed strategies suggest switching selection by using the control degree of freedom available in SVPWM without affecting the inverter output voltage. As a result, CMV reduction and elimination with maximum output voltage and better THD is achieved. The proposed PWM approaches can be extended for any number of levels. The theoretical study, the MATLAB/Simulink software based computer simulation and Field Programmable Gate Array (FPGA) SPARTAN-III-3AN-XC3S400 processor supported hardware corroboration have shown the superiority of the proposed technique over the existing SVPWM schemes. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:285 / 297
页数:13
相关论文
共 31 条
[1]  
Adabil AAJ, 2011, IET POWER ELECTRON, V5, P366
[2]  
Alawieh H, 2014, IEEE IND ELEC, P1060, DOI 10.1109/IECON.2014.7048633
[3]   Synchronized SVPWM Algorithm for the Overmodulation Region of a Low Switching Frequency Medium-Voltage Three-Level VSI [J].
Beig, Abdul Rahiman .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2012, 59 (12) :4545-4554
[4]   FPGA based practical implementation of NPC-MLI with SVPWM for an autonomous operation PV system with capacitor balancing [J].
Bharatiraja, C. ;
Jeevananthan, S. ;
Latha, R. .
INTERNATIONAL JOURNAL OF ELECTRICAL POWER & ENERGY SYSTEMS, 2014, 61 :489-509
[5]   Bearing currents and their relationship to PWM drives [J].
Busse, D ;
Erdman, J ;
Kerkman, RJ ;
Schlegel, D ;
Skibinski, G .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 1997, 12 (02) :243-252
[6]   Implementation of a Four-Pole Dead-Time-Compensated Neutral-Point-Clamped Three-Phase Inverter With Low Common-Mode Voltage Output [J].
Cuzner, Robert M. ;
Bendre, Ashish R. ;
Faill, Peter J. ;
Semenov, Boris .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2009, 45 (02) :816-826
[7]   Multilevel inverters for low-power application [J].
De, S. ;
Banerjee, D. ;
Kumar, K. Siva ;
Gopakumar, K. ;
Ramchand, R. ;
Patel, C. .
IET POWER ELECTRONICS, 2011, 4 (04) :384-392
[8]   Reduction of Common-Mode Voltage in Five-Phase Induction Motor Drives Using Predictive Control Techniques [J].
Duran, Mario J. ;
Riveros, Jose A. ;
Barrero, Federico ;
Guzman, Hugo ;
Prieto, Joel .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2012, 48 (06) :2059-2067
[9]   A space vector modulation scheme to reduce common mode voltage for cascaded multilevel inverters [J].
Gupta, Amit Kumar ;
Khambadkone, Ashwin A. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2007, 22 (05) :1672-1681
[10]   Three-level inverter scheme with common mode voltage elimination and DC link capacitor voltage balancing for an open-end winding induction motor drive [J].
Kanchan, R. S. ;
Tekwani, P. N. ;
Gopakumar, K. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2006, 21 (06) :1676-1683