Improved SVPWM vector selection approaches in OVM region to reduce common-mode voltage for three-level neutral point clamped-inverter

被引:38
|
作者
Bharatiraja, C. [1 ,3 ]
Jeevananthan, S. [2 ]
Munda, J. L. [3 ]
Latha, R. [4 ]
机构
[1] SRM Univ, Dept Elect Engn, Madras, Tamil Nadu, India
[2] Pondicherry Engn Coll, Dept Elect Engn, Pondicherry, India
[3] Tshwane Univ Technol, Ctr Energy & Elect Power, Pretoria, South Africa
[4] Sathyabama Univ, Dept Elect & Elect Engn, Madras, Tamil Nadu, India
关键词
Common-mode voltage; Multilevel inverter; Diode clamped multilevel inverter; Space vector PWM; BEARING CURRENTS; PWM; SCHEME; IMPLEMENTATION; ELIMINATION; CONVERTER;
D O I
10.1016/j.ijepes.2016.01.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have an essential portion in industrial applications. Eventhough there are various elementary developments in MLI and its pulse width modulation (PWM) control strategies, unfortunately those strategies are least bothered about the common mode voltage (CMV). The CMV appears at the neutral point of the motor's star connected stator windings with respect to the source ground. This study proposes PWM schemes for three level diode clamped multilevel inverter (DC-MLI) which use an unpretentious switching sequence to determine the triangle for maximum output voltage and minimum CMV in entire modulation range. Here two types of approaches are proposed: (i) Partial elimination SVPWM (PE-SVPWM) and (ii) Full elimination (FE-SVPWM). The proposed strategies suggest switching selection by using the control degree of freedom available in SVPWM without affecting the inverter output voltage. As a result, CMV reduction and elimination with maximum output voltage and better THD is achieved. The proposed PWM approaches can be extended for any number of levels. The theoretical study, the MATLAB/Simulink software based computer simulation and Field Programmable Gate Array (FPGA) SPARTAN-III-3AN-XC3S400 processor supported hardware corroboration have shown the superiority of the proposed technique over the existing SVPWM schemes. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:285 / 297
页数:13
相关论文
共 50 条
  • [1] An Improved Simplified PWM for Three-Level Neutral Point Clamped Inverter Based on Two-Level Common-Mode Voltage Reduction PWM
    Zhang, Xiao
    Wu, Xiang
    Geng, Chengfei
    Ping, Xiuyuan
    Chen, Shuo
    Zhang, Hui
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (10) : 11143 - 11154
  • [2] Common-Mode Voltage Reduction in Three-level Neutral-Point-Clamped Converters with Neutral Point Voltage Balance
    Yuan, Xibo
    Yon, Jason
    Mellor, Phillip
    2013 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2013,
  • [3] Six-phase Three-level Neutral Point Clamped Inverter for Capacitor Voltage Balancing and Common-Mode Voltage Cancellation
    Wang, Shukai
    Fereydoonian, Mostafa
    Lee, Woongkul
    2021 THIRTY-SIXTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2021), 2021, : 1091 - 1096
  • [4] Improved Space Vector Modulation Technique for Neutral-Point Voltage Oscillation and Common-Mode Voltage Reduction in Three-Level Inverter
    Xing, Xiangyang
    Li, Xiaoyan
    Gao, Feng
    Qin, Changwei
    Zhang, Chenghui
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2019, 34 (09) : 8697 - 8714
  • [5] A Space Vector Modulation Method for Common-Mode Voltage Reduction in Nested Neutral Point Clamped Inverter
    Tian, Kai
    Wu, Bin
    Narimani, Mehdi
    Xu, Dewei
    Cheng, Zhongyuan
    Zargari, Navid Reza
    IECON 2014 - 40TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2014, : 4541 - 4547
  • [6] Common Mode Voltage Elimination for Three-Level Five-Phase Neutral Point Clamped Inverter
    Payami, Saifullah
    Behera, R. K.
    Iqbal, Atif
    39TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2013), 2013, : 5148 - 5154
  • [7] Common-Mode Voltage Reduction Method for Three-Level Inverter With Unbalanced Neutral-Point Voltage Conditions
    Qin, Changwei
    Li, Xiaoyan
    Xing, Xiangyang
    Zhang, Chenghui
    Zhang, Guangxian
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2021, 17 (10) : 6603 - 6613
  • [8] A New Active Common-Mode Voltage Elimination Method For Three-Level Neutral-Point Clamped Inverters
    Alawieh, H.
    Tehrani, K. Arab
    Azzouz, Y.
    Dakyo, B.
    IECON 2014 - 40TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2014, : 1060 - 1066
  • [9] A novel partitioned hybrid PWM strategy to reduce the common-mode voltage in three-level neutral-point-clamped inverters
    Song, Cheng
    Wang, Libo
    Du, Jinhua
    IET POWER ELECTRONICS, 2024, 17 (15) : 2344 - 2357
  • [10] Three-Dimensional Space-Vector Modulation to Reduce Common-Mode Voltage for Multilevel Inverter
    Renge, Mohan M.
    Suryawanshi, Hiralal M.
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (07) : 2324 - 2331