120 V interdigitated-drain LDMOS (IDLDMOS) on SOI substrate breaking power LDMOS limit

被引:41
作者
Xu, SM [1 ]
Gan, KP
Samudra, GS
Liang, YC
Sin, JKO
机构
[1] Vishay Siliconix, Santa Clara, CA 95054 USA
[2] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 119260, Singapore
[3] Hong Kong Univ Sci & Technol, Dept Elect & Elect Engn, Kowloon, Hong Kong, Peoples R China
关键词
D O I
10.1109/16.870584
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new device structure named IDLDMOS is proposed to overcome the power LDMOS limit (R-on, (sp) proportional to BVdss2.5). The concept is based on replacing LDMOS lightly doped n-drift region by moderately doped alternating p and n layers of suitable dimension and doping. Off state requirement is achieved by mutual lateral-depletion of the alternating layers, Using small identical lateral width for both p and n layers, a doping concentration of up to two orders of magnitude higher than n-drift concentration in a conventional case can be achieved to reduce the on-resistance R-on. The simulated 120 V IDLDMOS on SOI substrate has shown a R-on value that is about 38% of the corresponding R-on value of a conventional n(-) LDD type LDMOS, At a R-on, (sp) value of 1.15 m Omega-cm(2) with BVdss of 124 V, IDLDMOS has exceeded the conventional LDMOS limit. Compared to conventional LDMOS, IDLDMOS is less prone to quasisaturation at high gate and drain voltage due to its higher drain doping. Isothermal simulation has shown that there was no deterioration in both ac and transient performance between the two devices, Nevertheless, the lower V-d, (sat) of IDLDMOS is expected to yield a higher g(m), at the same level of current conduction as in the conventional structure.
引用
收藏
页码:1980 / 1985
页数:6
相关论文
共 16 条
[1]  
CHEN XB, 1993, Patent No. 5216275
[2]  
Coe D. J., 1982, European Patent, Patent No. [0 053 854 B1, 0053854]
[3]   A new generation of high voltage MOSFETs breaks the limit line of silicon [J].
Deboy, G ;
März, M ;
Stengl, JP ;
Strack, H ;
Tihanyi, J ;
Weber, H .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :683-685
[4]  
EFLAND T, 1997, P INT S POW SEM DEV, P185
[5]   HOT ELECTRON EFFECTS AND SATURATION VELOCITIES IN SILICON INVERSION LAYERS [J].
FANG, FF ;
FOWLER, AB .
JOURNAL OF APPLIED PHYSICS, 1970, 41 (04) :1825-+
[6]   Simulated superior performances of semiconductor superjunction devices [J].
Fujihara, T ;
Miyasaka, Y .
ISPSD '98 - PROCEEDINGS OF THE 10TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 1998, :423-426
[7]  
HU C, 1979, IEEE T ELECTRON DEV, V26, P243
[8]  
LI YQ, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P403, DOI 10.1109/IEDM.1994.383382
[9]   A 33V, 0.25mΩ-cm2 n-channel LDMOS in a 0.65μm smart power technology for 20-30V applications [J].
Parthasarathy, V ;
Zhu, R ;
Peterson, W ;
Zunino, M ;
Baird, R .
ISPSD '98 - PROCEEDINGS OF THE 10TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 1998, :61-64
[10]  
Soderbarg A, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P975, DOI 10.1109/IEDM.1995.499379