Silica-Embedded Silicon Nanophotonic On-Chip Networks

被引:1
作者
Kakoulli, Elena [1 ]
Soteriou, Vassos [1 ]
Koutsides, Charalambos [1 ]
Kalli, Kyriacos [1 ]
机构
[1] Cyprus Univ Technol, Dept Elect Engn Comp Engn & Informat, CY-3036 Limassol, Cyprus
关键词
Adaptive routing algorithm; flow-control; nanophotonic network-on-chip (PNoC); silicon-in-silica (SiS); topology; HIGH-PERFORMANCE; DESIGN;
D O I
10.1109/TCAD.2016.2611516
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip nanophotonics offer high throughput, yet energy-efficient communication, traits that can prove critical to the continuance of multicore chip scalability. In this paper, we investigate and propose silicon nanophotonic components that are embedded entirely in the silica (SiO2) substrate, i.e., reside subsurface, as opposed to die on-surface silicon nanophotonics of prior-art. Among several offered advantages, such silicon-in-silica (SiS) nanophotonic structures empower the implementation of nonobstructive interconnect geometries that deliver an improved power-performance balance, as demonstrated experimentally. First, using exhaustive simulations based on commercial-grade optical software-based tools, we show that such SiS structures are feasible, and derive their geometry characteristics and design parameters. As a second step, utilizing SiS optical channels and filters, we then design two distinct SiS-based nanophotonic network-on-chip (PNoC) mesh-diagonal links topologies as a means of demonstrating our proof of concept. In further pushing the performance envelope, we next develop: 1) an associated contention-aware adaptive routing function and 2) a parallelized photonic channel allocation scheme, with both coupled to SiS-based PNoCs as elements, to respectively replace under-performing routing and flow-control photonic protocols currently utilized. An extensive experimental evaluation, including utilizing traffic benchmarks gathered from full-system chip multiprocessor simulations, shows that our methodology boosts network throughput by up to 59.7%, reduces communication latency by up to 78.7%, while improving the throughput-to-power ratio by up to 31.6% when compared to the state-of-the-art.
引用
收藏
页码:978 / 991
页数:14
相关论文
共 37 条
  • [1] [Anonymous], J BIOMED MAT RES B
  • [2] [Anonymous], RSOFT OPT SOFTW SOL
  • [3] [Anonymous], 2010, PROC 3 INT WORKSHOPN
  • [4] [Anonymous], P 9 ACM IEEE INT S N
  • [5] [Anonymous], IEEE T VERY LARGE SC
  • [6] Photonic Network-on-Chip Architectures Using Multi layer Deposited Silicon Materials for High-Performance Chip Multiprocessors
    Biberman, Aleksandr
    Preston, Kyle
    Hendry, Gilbert
    Sherwood-Droz, Nicolas
    Chan, Johnnie
    Levy, Jacob S.
    Lipson, Michal
    Bergman, Keren
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2011, 7 (02)
  • [7] The PARSEC Benchmark Suite: Characterization and Architectural Implications
    Bienia, Christian
    Kumar, Sanjeev
    Singh, Jaswinder Pal
    Li, Kai
    [J]. PACT'08: PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2008, : 72 - 81
  • [8] The M5 simulator: Modeling networked systems
    Binkert, Nathan L.
    Dreslinski, Ronald G.
    Hsu, Lisa R.
    Lim, Kevin T.
    Saidi, Ali G.
    Reinhardt, Steven K.
    [J]. IEEE MICRO, 2006, 26 (04) : 52 - 60
  • [9] Black B, 2006, INT SYMP MICROARCH, P469
  • [10] A Hierarchical Optical Network-On-Chip Using Central-Controlled Subnet and Wavelength Assignment
    Chen, Zheng
    Gu, Huaxi
    Yang, Yintang
    Fan, Dongrui
    [J]. JOURNAL OF LIGHTWAVE TECHNOLOGY, 2014, 32 (05) : 930 - 938