Bias stress stability of asymmetric source-drain a-Si:H thin film transistors

被引:0
|
作者
Shin, Kwang-Sub [1 ]
Lee, Jae-Hoon [1 ]
Lee, Won-Kyu [1 ]
Park, Sang-Geun [1 ]
Han, Min-Koo [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
来源
AMORPHOUS AND POLYCRYSTALLINE THIN-FILM SILICON SCIENCE AND TECHNOLOGY 2006 | 2007年 / 910卷
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The threshold voltage (V-T) degradation of asymmetric source-drain a-Si:H TFTs due to the electrical stress has been investigated. In the. absence of a drain bias (V-G=15V, V-D=0V), the threshold voltage (V-T) shifts of asymmetric TFTs were similar to that of symmetric TFT. However, in the presence of drain bias (V-G=15V, V-D=20V), the V-T shifts of asymmetric TFTs were less than symmetric TFT. The V-T shifts of 'L' and 'J' shaped TFT were 0.29V, 0.24V respectively, while the V-T shift of 'I' shaped TFT was 0.42V. The less V-T degradation of the asymmetric source-drain a-Si:H TFT compared with the symmetric TFT may be explained by the defect creation model. Since the actual drain width of asymmetric TFT is longer than symmetric TFT at the same W/L ratio, the charge depletion due to the drain bias is larger than that of the asymmetric TFT. Due to the less carrier concentration in the channel, the asymmetric a-Si:H TFT shows the less V-T degradation compared with the symmetric TFT.
引用
收藏
页码:597 / 602
页数:6
相关论文
共 50 条
  • [41] Threshold Voltage Shift in a-Si:H Thin film Transistors under ESD stress Conditions
    Sinha, Rajat
    Bhattacharya, Prasenjit
    Sambandan, Sanjiv
    Shrivastava, Mayank
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [42] a-Si:H thin film transistors after very high strain
    Gleskova, H
    Wagner, S
    Suo, Z
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 2000, 266 : 1320 - 1324
  • [43] The asymmetry dual-gate a-Si:H thin film transistors
    Liang, Chung-Yu
    Chen, Hsin-Li
    Yeh, F. S.
    Chang, T. C.
    IDW '07: PROCEEDINGS OF THE 14TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2007, : 1971 - 1974
  • [44] Effect of channel width shortening on the stability of a-Si: H/nc-Si: H bilayer thin-film transistors
    Pappas, Ilias
    Dirnitriadis, C. A.
    Siskos, Stilianos
    Ternplier, Francois
    Oudwan, Maher
    Karnarinos, Georges
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (08) : 873 - 875
  • [45] Anomalous degradation behaviors under illuminated gate bias stress in a-Si:H thin film transistor
    Tsai, Ming-Yen
    Chang, Ting-Chang
    Chu, Ann-Kuo
    Hsieh, Tien-Yu
    Lin, Kun-Yao
    Wu, Yi-Chun
    Huang, Shih-Feng
    Chiang, Cheng-Lung
    Chen, Po-Lin
    Lai, Tzu-Chieh
    Lo, Chang-Cheng
    Lien, Alan
    THIN SOLID FILMS, 2014, 572 : 79 - 84
  • [46] Horizontally redundant, split-gate a-Si:H thin film transistors
    Kuo, Y
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1996, 143 (08) : 2680 - 2682
  • [47] The effect of geometric overlapping capacitance on leakage of a-Si:H thin film transistors
    Pereira, D
    Nathan, A
    PROCEEDINGS OF THE FOURTH SYMPOSIUM ON THIN FILM TRANSISTOR TECHNOLOGIES, 1999, 98 (22): : 256 - 264
  • [48] Comparison of conventional and self-aligned a-Si:H thin film transistors
    Yang, CS
    Read, WW
    Arthur, CB
    Parsons, GN
    FLAT PANEL DISPLAY MATERIALS III, 1997, 471 : 179 - 184
  • [49] Back-channel-oxidized a-Si: H thin-film transistors
    Takechi, K
    Hirano, N
    Hayama, H
    Kaneko, S
    JOURNAL OF APPLIED PHYSICS, 1998, 84 (07) : 3993 - 3999
  • [50] Photoresist-free fabrication process for a-Si:H thin film transistors
    Princeton Univ, Princeton, United States
    Journal of Non-Crystalline Solids, 227-230 (Pt 2): : 1217 - 1220