A novel low-power FPGA routing switch

被引:16
作者
Anderson, JH [1 ]
Najm, FN [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON, Canada
来源
PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE | 2004年
关键词
D O I
10.1109/CICC.2004.1358930
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a new programmable FPGA routing switch that can operate in three different modes: high-speed, low-power or sleep. High-speed mode offers similar power and performance to a traditional routing switch. In low-power mode, power is reduced at the expense of speed. Leakage power is reduced by 36-40% in low-power vs. high-speed mode (on average); dynamic power is reduced by up to 28%. Leakage power in sleep mode is 61% lower than in high-speed mode. The applicability of the new switch is motivated through an analysis of timing slack in industrial FPGA designs. Specifically, we show that a considerable fraction of routing switches may be slowed down (operate in low-power mode), without impacting overall design performance.
引用
收藏
页码:719 / 722
页数:4
相关论文
共 50 条
[21]   A power-awareness routing protocol for sustainable low-power wireless networks: FPGA vs. microcontroller implementation [J].
Telgote, Aparna M. ;
Mande, Sudhakar S. .
INTERNATIONAL JOURNAL OF AD HOC AND UBIQUITOUS COMPUTING, 2025, 48 (02) :75-93
[22]   Low-power switch-mode mains power supply [J].
Ziemacki, A .
ELECTRONICS WORLD, 2000, 106 (1771) :536-536
[23]   A Novel Markov Model-Based Low-Power and Secure Multihop Routing Mechanism [J].
Yang, Songxiang ;
Ma, Lin ;
Jia, Shuang ;
Qin, Danyang .
JOURNAL OF SENSORS, 2019, 2019
[24]   Low-Power SDR Design on an FPGA for Intersatellite Communications [J].
Cai, Xin ;
Zhou, Mingda ;
Xia, Tian ;
Fong, Wai H. ;
Lee, Wing-Tsz ;
Huang, Xinming .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (11) :2419-2430
[25]   A Novel Adaptive and Efficient Routing Update Scheme for Low-Power Lossy Networks in IoT [J].
Ghaleb, Baraq ;
Al-Dubai, Ahmed Y. ;
Ekonomou, Elias ;
Romdhani, Imed ;
Nasser, Youssef ;
Boukerche, Azzedine .
IEEE INTERNET OF THINGS JOURNAL, 2018, 5 (06) :5177-5189
[26]   Elliptic Curve Cryptography on FPGA for Low-Power Applications [J].
Keller, Maurice ;
Byrne, Andrew ;
Marnane, William P. .
ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2009, 2 (01)
[27]   A low-power Wave Union TDC implemented in FPGA [J].
Wu, J. ;
Shi, Y. ;
Zhu, D. .
JOURNAL OF INSTRUMENTATION, 2012, 7
[28]   Revisiting HyperDimensional Learning for FPGA and Low-Power Architectures [J].
Imani, Mohsen ;
Zou, Zhuowen ;
Bosch, Samuel ;
Rao, Sanjay Anantha ;
Salamat, Sahand ;
Kumar, Venkatesh ;
Kim, Yeseong ;
Rosing, Tajana .
2021 27TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2021), 2021, :221-234
[29]   NEM Switch Technologies for Low-Power Logic Applications [J].
Grogg, Daniel ;
Pu, Yu ;
Knoll, Armin ;
Duerig, Urs ;
Drechsler, Ute ;
Hagleitner, Christoph ;
Despont, Michel .
2012 IEEE SENSORS PROCEEDINGS, 2012, :970-972
[30]   Low-power thermooptical tuning of SOI resonator switch [J].
Kiyat, I ;
Aydinli, A ;
Dagli, N .
IEEE PHOTONICS TECHNOLOGY LETTERS, 2006, 18 (1-4) :364-366