Interface pn junction arrays with high yielded grown p-Si microneedles by vapor-liquid-solid method at low temperature

被引:2
作者
Islam, Md Shofiqul [1 ]
Ishida, Makoto [2 ,3 ]
机构
[1] King Abdulaziz Univ, Fac Engn, Dept Elect & Comp Engn, Jeddah 21589, Saudi Arabia
[2] Toyohashi Univ Technol, Dept Elect & Elect Engn, Toyohashi, Aichi 4418580, Japan
[3] Toyohashi Univ Technol, Elect Inspired Interdisciplinary Res Inst EIIRIS, Toyohashi, Aichi 4418580, Japan
关键词
pn junction arrays; p-Si microneedles; Vapor liquid solid (VLS) growth; in-situ doping; Low temperature; Vertical active devices; BORON-DOPED SILICON; RESISTIVITY; MICROSTRUCTURE; FABRICATION; DEPENDENCE; DEPOSITION; MECHANISM; DIBORANE; MOBILITY;
D O I
10.1016/j.sse.2014.10.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work we report the fabrication and investigation of the properties of interface pn junction arrays formed at the interface of vertically aligned p-Si microneedles and n-Si substrate. Arrays of boron doped p-Si microneedles were grown on n-Si substrate with the maximum yield of 100% by Au-catalysed vapor-liquid-solid (VLS) growth using in-situ doping with the mixed gas of Si2H6 and B2H6 at temperature less than 700 degrees C, which is low as compared to the temperature (1100 degrees C) required by diffusion process to dope Si microneedles after VLS growth. The physical dimension (diameter, length) and position of these p-Si microneedles can be controlled. The variation of growth rate, diameter, conductivity, impurity concentration and hole mobility of these p-Si microneeedles were investigated with the variation of boron doping. The pn junctions, formed with p-Si microneedles having different diameters, were found to exhibit standard diode characteristics. These pn junction embedded Si microneedle arrays might be potential candidate in sensor area applications. Again, low temperature processing would be compatible to integrate these junction arrays with other circuitry on a chip. This work provides one step forward to realize more sophisticated vertical active devices (BJT, MOSFET, etc) with Si microneedles. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:90 / 97
页数:8
相关论文
共 19 条
[1]   Probe card with probe pins grown by the vapor-liquid-solid (VLS) method [J].
Asai, S ;
Kato, K ;
Nakazaki, N ;
Nakajima, Y .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART A, 1996, 19 (02) :258-267
[2]   Fabrication of matrix-addressable micro-LED arrays based on a novel etch technique [J].
Choi, HW ;
Jeon, CW ;
Dawson, MD .
JOURNAL OF CRYSTAL GROWTH, 2004, 268 (3-4) :527-530
[3]   ROLE OF HYDROGEN DILUTION AND DIBORANE DOPING ON THE GROWTH-MECHANISM OF P-TYPE MICROCRYSTALLINE SILICON FILMS PREPARED BY PHOTOCHEMICAL VAPOR-DEPOSITION [J].
GHOSH, S ;
DE, A ;
RAY, S ;
BARUA, AK .
JOURNAL OF APPLIED PHYSICS, 1992, 71 (10) :5205-5211
[4]   Silicon deposition from BCI3/SiH4 mixtures:: Effect of very high boron concentration on microstructure [J].
Herner, SB ;
Clark, MH .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2004, 22 (01) :1-5
[5]   Realization of in situ doped n-type and p-type Si-microprobe array by selective vapor-liquid-solid (VLS) growth method [J].
Islam, MS ;
Ishino, H ;
Kawano, T ;
Takao, H ;
Sawada, K ;
Ishida, M .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B) :2161-2165
[6]   Integrated silicon nanowire diodes and the effects of gold doping from the growth catalyst [J].
Jackson, Justin B. ;
Kapoor, Divesh ;
Jun, Sun-Gon ;
Miller, Mark S. .
JOURNAL OF APPLIED PHYSICS, 2007, 102 (05)
[7]   Selective vapor-liquid-solid epitaxial growth of micro-SI probe electrode arrays with on-chip MOSFETs on Si(111) substrates [J].
Kawano, T ;
Kato, Y ;
Tani, R ;
Takao, H ;
Sawada, K ;
Ishida, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (03) :415-420
[8]   Fabrication and properties of ultrasmall Si wire arrays with circuits by vapor-liquid-solid growth [J].
Kawano, T ;
Kato, Y ;
Futagawa, M ;
Takao, H ;
Sawada, K ;
Ishida, M .
SENSORS AND ACTUATORS A-PHYSICAL, 2002, 97-8 :709-715
[9]  
Kawano T, 2004, IEEE IEDM, P1014