Development and Electrical Investigation of Through Glass Via and Through Si Via in 3D Integration

被引:0
|
作者
Chang, Geng-Ming [1 ]
Lee, Shih-Wei [1 ]
Chang, Ching-Yun [1 ]
Chen, Kuan-Neng [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
TECHNOLOGY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this research, an optimized process scheme for through glass via (TGV)/through silicon via (TSV) fabrication is proposed to solve the difficulty of copper (Cu) filling in TGV/TSV. Kelvin structure, daisy chain, and comb structure are fabricated for evaluating electrical performance. Comparison between TGV and TSV shows that the power loss and overall process steps (cost) of TGV is lower than TSV for 3D interconnect. Moreover, daisy chain structure at chip-level is fabricated and investigated on its reliability including thermal cycling and humidity test. Finally, TGV/TSV without voids and V-shape pits formed at the filler are successfully fabricated and demonstrated at chip-level with 50-mu m TGV/TSV and 200-mu m thinned wafers.
引用
收藏
页数:2
相关论文
共 50 条
  • [21] A Scalable Electrical Model for 3D IC with Through-Silicon Via
    Wu, Mei-Ling
    Chen, You-Yi
    JOURNAL OF THE CHINESE SOCIETY OF MECHANICAL ENGINEERS, 2016, 37 (06): : 635 - 645
  • [22] 3D Packaging with Through Silicon Via (TSV) for Electrical and Fluidic Interconnections
    Khan, Navas
    Yu, Li Hong
    Pin, Tan Siow
    Ho, Soon Wee
    Su, Nandar
    Hnin, Wai Yin
    Kripesh, Vaidyanathan
    Pinjala
    Lau, John H.
    Chuan, Toh Kok
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1153 - +
  • [23] Directional Through Glass Via (TGV) Antennas for Wireless Point-to-point Interconnects in 3D Integration and Packaging
    Hwangbo, Seahee
    Fang, Sheng-Po
    An, Hyowon
    Yoon, Yong-Kyu
    Shorey, Aric B.
    Kazmi, Abbas M.
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 260 - 265
  • [24] 3D Modeling and Electrical Characteristics of Through-Silicon-Via (TSV) in 3D Integrated Circuits
    Liang, Lei
    Miao, Min
    Li, Zhensong
    Xu, Shufang
    Zhang, Yuexia
    Zhang, Xiaoqing
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 471 - 475
  • [25] 3D via etch development for 3D circuit integration in FDSOI
    Knecht, JM
    Yost, DRW
    Burns, JA
    Chen, CK
    Keast, CL
    Warner, K
    2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2005, : 104 - 105
  • [26] Modeling and Electromagnetic Analysis of Multilayer Through Silicon Via Interconnect for 3D Integration
    Yan, Zhaowen
    Kang, Ting
    Zhang, Wei
    Wang, Jianwei
    INTERNATIONAL JOURNAL OF ANTENNAS AND PROPAGATION, 2015, 2015
  • [27] Effect of 3D Stack-Up Integration on Through Silicon Via Characteristics
    Dahl, David
    Ndip, Ivan
    Lang, Klaus-Dieter
    Schuster, Christian
    2017 IEEE 21ST WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2017,
  • [28] Design of a 3D Wilkinson power divider using through glass via technology
    Jifei Sang
    Libo Qian
    Yinshui Xia
    Huakang Xia
    Journal of Semiconductors, 2018, (12) : 203 - 206
  • [29] Design of a 3D Wilkinson power divider using through glass via technology
    Jifei Sang
    Libo Qian
    Yinshui Xia
    Huakang Xia
    Journal of Semiconductors, 2018, 39 (12) : 203 - 206
  • [30] Design of a 3D Wilkinson power divider using through glass via technology
    Sang, Jifei
    Qian, Libo
    Xia, Yinshui
    Xia, Huakang
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (12)