A model for timing errors in processors with parameter variation

被引:0
作者
Sarangi, Smruti R. [1 ]
Greskamp, Brian [1 ]
Torrellas, Josep [1 ]
机构
[1] Univ Illinois, Urbana, IL 61801 USA
来源
ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN | 2007年
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Parameter variation in integrated circuits causes sections of a chip to be slower than others. To prevent any resulting timing errors, designers have traditionally designed for the worst case. Unfortunately, this approach has the potential to nullify much of the upcoming gains of shrinking technologies. To help understand this problem, we introduce a novel high-level and easy-to-apply model of how parameter variation affects timing errors in microprocessors. The model successfully predicts the probability of timing errors under different process and environmental conditions for both SRAM and logic units. Circuit designers can apply the model at design time to improve yield, and computer architects can use it to design processors that improve performance.
引用
收藏
页码:647 / +
页数:2
相关论文
共 19 条
  • [11] Design impact of positive temperature dependence on drain current in sub-1-V CMOS VLSIs
    Kanda, K
    Nose, K
    Kawaguchi, H
    Sakurai, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) : 1559 - 1564
  • [12] KARL E, 2005, INT S CIRC SYST ISCA
  • [13] Karnik T., 2004, TAU WORKSH
  • [14] LIANG X, 2006, WORKSH ARCH SUPP GIG
  • [15] Mallik A, 2004, INT SYMP MICROARCH, P147
  • [16] Engineering over-clocking: Reliability-performance trade-offs for high-performance register files
    Memik, G
    Chowdhury, MH
    Mallik, A
    Ismail, YI
    [J]. 2005 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2005, : 770 - 779
  • [17] Modeling of failure probability and statistical design of SRAM array for yield enhancement in nanoscaled CMOS
    Mukhopadhyay, S
    Mahmoodi, H
    Roy, K
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (12) : 1859 - 1880
  • [18] ALPHA-POWER LAW MOSFET MODEL AND ITS APPLICATIONS TO CMOS INVERTER DELAY AND OTHER FORMULAS
    SAKURAI, T
    NEWTON, AR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (02) : 584 - 594
  • [19] Unnikrishna Pillai S., 2002, Probability, Random Variables, and Stochastic Processes