A New Hybrid Asymmetric Multilevel Inverter with Reduced Number Of Switches

被引:0
|
作者
Prabaharan, N. [1 ]
Palanisamy, K. [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Vellore, Tamil Nadu, India
来源
2016 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES) | 2016年
关键词
multilevel inverter; pulse width modulation; reduced switch MLI; asymmetric; total harmonic distortion; TOPOLOGIES; VOLTAGE;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper proposes a new hybrid asymmetric multilevel inverter for generating the higher number of levels with reduced number of power semiconductor switches. The hybrid asymmetric multilevel inverter consists of full bridge inverter and reduced switch inverter topology. The reduced switch inverter topology can generate 13-level output voltage without utilizing full bridge inverter. When the full bridge inverter is combined with reduced switch inverter topology, it can generate the 27-level output voltage. Sinusoidal pulse width modulation technique is used to trigger the multilevel inverter switches and to achieve high-quality output voltage with lesser total harmonic distortion. The performance of proposed multilevel inverter is tested by MATLAB/SIMULINK and validated the results with different parameters. The output voltage level of proposed multilevel inverter is satisfied IEEE519 harmonic standard without using any passive filters.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Selective Harmonic Elimination Using Genetic Algorithm for Multilevel Inverter with Reduced Number of Power Switches
    Karaca, Hulusi
    Bektas, Enes
    ENGINEERING LETTERS, 2016, 24 (02) : 138 - 143
  • [42] GA Based Selective Harmonic Elimination for Multilevel Inverter with Reduced Number of Switches: An Experimental Study
    Bektas, Enes
    Karaca, Hulusi
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2019, 25 (03) : 10 - 17
  • [43] New symmetric cascaded multilevel inverter with reduced number of controlled devices and low Blocked Voltage by switches
    Gohari, Amirhosien
    Mosallanejad, Ali
    Afjei, Ebrahim
    2017 8TH POWER ELECTRONICS, DRIVE SYSTEMS & TECHNOLOGIES CONFERENCE (PEDSTC), 2017, : 502 - 506
  • [44] New improved three-phase hybrid multilevel inverter with reduced number of components
    Saeidabadi, Saeid
    Gandomi, Amin Ashraf
    Hosseini, Seyed Hossein
    Sabahi, Mehran
    Gandomi, Yasser Ashraf
    IET POWER ELECTRONICS, 2017, 10 (12) : 1403 - 1412
  • [45] Modular three phase asymmetrical cascaded multilevel inverter with lower number of switches
    Thakre, Kishor
    Soni, Shashikant
    Kommukuri, Vinayasagar
    Chaterjee, Aditi
    INTERNATIONAL JOURNAL OF MODELLING AND SIMULATION, 2025, 45 (01) : 237 - 244
  • [46] Experimental validation of a modular multilevel inverter with less number of switches
    Thakre, Kishor
    Mohanty, Kanungo Barada
    Kommukuri, Vinaya Sagar
    Chatterjee, Aditi
    2016 NATIONAL POWER SYSTEMS CONFERENCE (NPSC), 2016,
  • [47] A New Cascaded Multilevel Inverter Topology with Minimum Number of Conducting Switches
    Mohamad, A. Syukri
    Mariun, Norman
    Sulaiman, Nasri
    Radzi, M. Amran M.
    2014 IEEE INNOVATIVE SMART GRID TECHNOLOGIES - ASIA (ISGT ASIA), 2014, : 164 - 169
  • [48] A New Symmetric Multilevel Inverter Structure with less Number of Power Switches
    Mohammadalibeigy, L.
    Azli, N. A.
    2014 IEEE CONFERENCE ON ENERGY CONVERSION (CENCON), 2014, : 321 - 324
  • [49] Analysis of Cascaded Multilevel Inverter with a Reduced Number of Switches for Reduction of Total Harmonic Distortion
    Muralikumar, Kola
    Ponnambalam, P.
    IETE JOURNAL OF RESEARCH, 2023, 69 (01) : 295 - 308
  • [50] A New Low Cost and High Efficiency Cascaded Half-Bridge Multilevel Inverter with Reduced Number of Switches
    Sonti, Venu
    Jain, Sachin
    Agarwal, Vivek
    2014 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES), 2014,