Assessing the analog/RF and linearity performances of FinFET using high threshold voltage techniques

被引:24
作者
Jaisawal, Rajeewa Kumar [1 ,2 ]
Rathore, Sunil [1 ,2 ]
Kondekar, Pravin N. [1 ,2 ]
Yadav, Sameer [1 ,2 ]
Awadhiya, Bhaskar [3 ]
Upadhyay, Pranshoo [4 ]
Bagga, Navjeet [1 ,2 ]
机构
[1] Indian Inst Informat Technol Design & Mfg, VLSI Design Lab, Elect & Commun Engn Dept, Jabalpur 482005, India
[2] Indian Inst Informat Technol Design & Mfg, Nanoscale Computat Lab, Elect & Commun Engn Dept, Jabalpur 482005, India
[3] Rajeev Gandhi Mem Coll Engn & Technol, Nandyal 518501, India
[4] ITT Madras, Dept Phys, Chennai 600036, Tamil Nadu, India
关键词
FinFET; high threshold voltage; leakage current; analog; RF; linearity; silicon-on-insulator; GATE; TECHNOLOGY; DESIGN; MODEL;
D O I
10.1088/1361-6641/ac6128
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One of the severe issues of the downscaling of semiconductor devices is the threshold voltage reduction which significantly increases the leakage current. Thus, high threshold voltage (HVT) techniques are required to bring down the leakage hike for improved performances. In this paper, for the first time, we investigate the analog/radio frequency (RF) and linearity performances of silicon (Si) FinFET by employing HVT techniques. Using well-calibrated technology computer aided design models, to mitigate the leakage current, we analyzed the following approach to get HVT: (a) increasing channel doping (N (ch ')); (b) making drain-side underlap (L (dsu)); (c) increasing gate length (L (g ')). Two flavors of fin field effect transistors (FinFETs) viz bulk and silicon-on-insulator (SOI) are suitably compared over their baseline counterpart, i.e. without HVTs. A thorough investigation of analog/RF metrics such as transconductance, output resistance, gate capacitance, cut-off frequency, gain-bandwidth, and transconductance-frequency product proves the eminence of bulk-FinFET over its peer SOI-FinFET. In contrast, SOI-FinFET shows merits in intrinsic gain and linearity such as g (m2), g (m3), VIP2, VIP3, IIP3, IMD3, and 1 dB compression point. Thus, HVT techniques are worth analyzing for a FinFET architecture employed in analog/RF applications.
引用
收藏
页数:9
相关论文
共 35 条
[1]   Linearity and low-noise performance of SOI MOSFETs for RF applications [J].
Adan, AO ;
Yoshimasu, T ;
Shitara, S ;
Tanba, N ;
Fukumi, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (05) :881-888
[2]  
[Anonymous], 2011, TECH DIG INT ELECT D, DOI DOI 10.1109/IEDM.2011.6131659
[3]   Demonstration of a novel tunnel FET with channel sandwiched by drain [J].
Bagga, Navjeet ;
Chauhan, Nitanshu ;
Banchhor, Shashank ;
Gupta, Divyam ;
Dasgupta, S. .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (01)
[4]   Performance Evaluation of a Novel GAA Schottky Junction (GAASJ) TFET with Heavily Doped Pocket [J].
Bagga, Navjeet ;
Kumar, Anil ;
Bhattacharjee, A. ;
Dasgupta, S. .
SUPERLATTICES AND MICROSTRUCTURES, 2017, 109 :545-552
[5]   Gain Stabilization Methodology for FinFET Amplifiers Considering Self-Heating Effect [J].
Banchhor, Shashank ;
Chauhan, Nitanshu ;
Doneria, Aditya ;
Anand, Bulusu .
2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, :199-203
[6]   A new physical insight into the zero-temperature coefficient with self-heating in silicon-on-insulator fin field-effect transistors [J].
Banchhor, Shashank ;
Chauhan, Nitanshu ;
Anand, Bulusu .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (03)
[7]   A New Aspect of Saturation Phenomenon in FinFETs and Its Implication on Analog Circuits [J].
Banchhor, Shashank ;
Kumar, Kintada Dinesh ;
Dwivedi, Ashish ;
Anand, Bulusu .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (07) :2863-2868
[8]   Device-optimization technique for robust and low-power FinFET SRAM design in nanoscale era [J].
Bansal, Aditya ;
Mukhopadhyay, Saibal ;
Roy, Kaushik .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (06) :1409-1419
[9]   An analytical fringe capacitance model for interconnects using conformal mapping [J].
Bansal, Aditya ;
Paul, Bipul C. ;
Roy, Kaushik .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (12) :2765-2774
[10]  
Bennett H., 2015, The International Technology Roadmap for Semiconductors