Second Minimum Approximation for Min-Sum Decoders Suitable for High-Rate LDPC Codes

被引:12
作者
Catala-Perez, J. M. [1 ]
Lacruz, J. O. [3 ]
Garcia-Herrero, F. [2 ]
Valls, J. [5 ]
Declercq, David [4 ]
机构
[1] Univ Politecn Valencia, iTEAM, Gandia 46730, Spain
[2] Univ Antonio Nebrija, ARIES Res Ctr, C Pirineos 55, Madrid 28040, Spain
[3] IMDEA Networks Inst, Madrid 28918, Spain
[4] Univ Cergy Pontoise, CNRS UMR 8051, ENSEA, ETIS Lab, 6 Ave Ponceau, F-95000 Cergy Pontoise, France
[5] Univ Politecn Valencia, Inst Telecomunicac & Aplicac Multimedia ITEAM, E-46022 Valencia, Spain
关键词
LDPC codes; Decoding; Min-sum; Two minimum finder; High-speed architecture; ARCHITECTURE; ALGORITHM;
D O I
10.1007/s00034-019-01107-z
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a method to approximate the second minimum required in the computation of the check node update of an LDPC decoder based on min-sum algorithm is presented. The proposed approximation compensates the performance degradation caused by the utilization of a first minimum and pseudo-second minimum finder instead of a true two minimum finder in the min-sum algorithm and improves the BER performance of high-rate LDPC codes in the error floor region. This approach applied to a complete decoder reduces the critical path and the area with independence of the selected architecture. Therefore, this method increases the maximum throughput achieved by the decoder and its area-throughput efficiency. The increase in efficiency is proportional to the degree of the check node, so the higher the code rate is, the higher the improvement in area and speed is.
引用
收藏
页码:5068 / 5080
页数:13
相关论文
共 19 条
[1]   High Speed Architectures for Finding the First two Maximum/Minimum Values [J].
Amaru, Luca G. ;
Martina, Maurizio ;
Masera, Guido .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (12) :2342-2346
[2]   Reduced-Complexity Min-Sum Algorithm for Decoding LDPC Codes With Low Error-Floor [J].
Angarita, Fabian ;
Valls, Javier ;
Almenar, Vicenc ;
Torres, Vicente .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (07) :2150-2158
[3]  
Angarita F, 2012, IEEE I C ELECT CIRC, P404, DOI 10.1109/ICECS.2012.6463664
[4]  
Bao D, 2012, ASIA S PACIF DES AUT, P565, DOI 10.1109/ASPDAC.2012.6165020
[5]  
Cevrero A., 2010, P IEEE AS SOL STAT C, P1, DOI 10.1109/ ASSCC.2010.5716619
[6]   Reduced-complexity decoding of LDPC codes [J].
Chen, JH ;
Dholakia, A ;
Eleftheriou, E ;
Fossorier, MRC ;
Hu, XY .
IEEE TRANSACTIONS ON COMMUNICATIONS, 2005, 53 (08) :1288-1299
[7]   A Fully Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications [J].
Cheng, Chung-Chao ;
Yang, Jeng-Da ;
Lee, Huang-Chang ;
Yang, Chia-Hsiang ;
Ueng, Yeong-Luh .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (09) :2738-2746
[8]  
Darabiha A, 2006, IEEE INT SYMP CIRC S, P149
[9]   New Classes of Partial Geometries and Their Associated LDPC Codes [J].
Diao, Qiuju ;
Li, Juane ;
Lin, Shu ;
Blake, Ian F. .
IEEE TRANSACTIONS ON INFORMATION THEORY, 2016, 62 (06) :2947-2965
[10]   LOW-DENSITY PARITY-CHECK CODES [J].
GALLAGER, RG .
IRE TRANSACTIONS ON INFORMATION THEORY, 1962, 8 (01) :21-&