Differential Through-Silicon-Vias Modeling and Design Optimization to Benefit 3D IC Performance

被引:0
|
作者
Yi, Yang [1 ]
Zhou, Yaping [2 ]
机构
[1] Univ Missouri, Dept Comp Sci & Elect Engn, Kansas City, MO 64110 USA
[2] NVidia Corp, Santa Clara, CA 95050 USA
来源
2013 IEEE 22ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS) | 2013年
关键词
Through Silicon Vias (TSVs); Capacitance; Modeling; Design Optimization;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Through Silicon Vias (TSVs) constitute key components interconnecting adjacent dies vertically to form three dimensional integrated circuit (3D IC). In this paper, we present an accurate electrical circuit model for differential through silicon vias (TSVs) considering the metal oxide semiconductor capacitance effects and study the effect of differential TSVs on the signal integrity with high data rate signals (up to 25Gbps) using eye diagram approach. Furthermore, we find the nonlinear TSV capacitance has the most predominant impact for the 3D IC performance, and thus, its negative effect to the system performance should be minimized. We optimize the parameters of TSVs architecture and manufacturing process to obtain the minimum depletion capacitance in the desired operating voltage region based on the nature of the TSVs C-V characteristics. Our study shows minimizing the TSVs capacitance could significantly improve the 3D IC performance, which help in developing effective design guidelines for TSVs in 3D IC.
引用
收藏
页码:195 / 198
页数:4
相关论文
共 50 条
  • [1] Electrical Characterization of 3D Through-Silicon-Vias
    Liu, F.
    Gu, X.
    Jenkins, K. A.
    Cartier, E. A.
    Liu, Y.
    Song, P.
    Koester, S. J.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1100 - 1105
  • [2] Testing 3-D IC Through-Silicon-Vias (TSVs) by Direct Probing
    Kandalaft, Nabeeh
    Rashidzadeh, Rashid
    Ahmadi, Majid
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 538 - 546
  • [3] Fabrication and Optimization of High Aspect Ratio Through-Silicon-Vias Electroplating for 3D Inductor
    Li, Haiwang
    Liu, Jiasi
    Xu, Tiantong
    Xia, Jingchao
    Tan, Xiao
    Tao, Zhi
    MICROMACHINES, 2018, 9 (10):
  • [4] Device Physics aware 3D Electromagnetic Simulation of Through-Silicon-Vias in System Modeling
    Gope, D.
    Chatterjee, S.
    de Araujo, D.
    Chakraborty, S.
    Pingenot, J.
    Camposano, R.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [5] Novel Crosstalk Modeling for Multiple Through-Silicon-Vias (TSV) on 3-D IC: Experimental Validation and Application to Faraday Cage Design
    Chang, Yu-Jen
    Chuang, Hao-Hsiang
    Lu, Yi-Chang
    Chiou, Yih-Peng
    Wu, Tzong-Lin
    Chen, Peng-Shu
    Wu, Shih-Hsien
    Kuo, Tzu-Ying
    Zhan, Chau-Jie
    Lo, Wei-Chung
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 232 - 235
  • [6] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias (TSVs) for 3D integration
    Zhong ShunAn
    Wang ShiWei
    Chen QianWen
    Ding YingTao
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2014, 57 (01) : 128 - 135
  • [7] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias (TSVs) for 3D integration
    ShunAn Zhong
    ShiWei Wang
    QianWen Chen
    YingTao Ding
    Science China Technological Sciences, 2014, 57 : 128 - 135
  • [8] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias(TSVs) for 3D integration
    ZHONG ShunAn
    WANG ShiWei
    CHEN QianWen
    DING YingTao
    Science China(Technological Sciences), 2014, (01) : 128 - 135
  • [9] 3D integration of pixel readout chips using Through-Silicon-Vias
    Diaz, Francisco Piernas
    Alozy, Jerome
    Al-Tawil, Sara
    Buytaert, Jan
    Campbell, Michael
    Fritzsch, Thomas
    Kloukinas, Kostas
    Kovacs, Mark Istvan
    Cudie, Xavier Llopart
    Pinto, Mateus Vicente Barreto
    Wyllie, Ken
    JOURNAL OF INSTRUMENTATION, 2025, 20 (01):
  • [10] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias(TSVs) for 3D integration
    ZHONG ShunAn
    WANG ShiWei
    CHEN QianWen
    DING YingTao
    Science China(Technological Sciences), 2014, 57 (01) : 128 - 135