PVT and Aging Degradation Invariant Automated Optimization Approach for CMOS Low-Power High-Performance VLSI Circuits

被引:0
作者
Kalluru, Hema Sai [1 ]
Saha, Prasenjit [1 ]
Zahra, Andleeb [1 ]
Abbas, Zia [1 ]
机构
[1] Int Inst Informat Technol, Ctr VLSI & Embedded Syst Technol CVEST, Hyderabad IIIT H, Hyderabad, India
来源
PROCEEDINGS OF THE 2021 TWENTY SECOND INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2021) | 2021年
关键词
Leakage; Propagation delays; Aging degradation; Algorithm; Optimization; Process Variations; CMOS; VLSI; ALGORITHM; SCHEME; NBTI;
D O I
10.1109/ISQED51717.2021.9424366
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we aim at optimizing the leakage power and propagation delays using optimization algorithms like Glowworm Swarm Optimization and Neighbourhood Cultivation Genetic Algorithm, subjected to variations in Process, Voltage, Temperature and Aging degradation (PVTA) targeting low power or high performance applications. For high performance applications, we synthesize transistor sizes, at which the critical path delay in worst case PVT conditions with 3 years of NBTI aging degradation is optimized below the critical path delay (of initial sizing) at nominal conditions keeping power budget in bound. On the other hand, for low power applications, we obtain transistor sizing where leakage is reduced by more than 50%, keeping a bound on critical path delay. We have also proposed a step by step optimization method for optimizing complex cells. All the pre and post stress simulations are performed using HSPICE for 22nm Metal Gate High-K dielectric model parameters. The temperature range and the supply voltage ranges are -55 degrees C to 125 degrees C and 0.72V to 0.88V respectively. The process parameters are considered at +/- 3 sigma variation. The ingenuous working of the circuits for the obtained sizing is ensured by Monte Carlo analysis evaluating over entire range of process variations and operating conditions for the intended life time.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 22 条
[1]   Yield-driven power-delay-optimal CMOS full-adder design complying with automotive product specifications of PVT variations and NBTI degradations [J].
Abbas, Zia ;
Olivieri, Mauro ;
Ripp, Andreas .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (04) :1424-1439
[2]   Optimal transistor sizing for maximum yield in variation-aware standard cell design [J].
Abbas, Zia ;
Olivieri, Mauro .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (07) :1400-1424
[3]   A Voltage-Based Leakage Current Calculation Scheme and its Application to Nanoscale MOSFET and FinFET Standard-Cell Designs [J].
Abbas, Zia ;
Mastrandrea, Antonio ;
Olivieri, Mauro .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (12) :2549-2560
[4]   Impact of technology scaling on leakage power in nano-scale bulk CMOS digital standard cells [J].
Abbas, Zia ;
Olivieri, Mauro .
MICROELECTRONICS JOURNAL, 2014, 45 (02) :179-195
[5]   A Memetic Algorithm based PVT Variation-aware Robust Transistor Sizing Scheme for Power-Delay Optimal Digital Standard Cell Design [J].
Ahmed, Mohammed Salman ;
Abbas, Zia .
2019 IEEE 37TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2019), 2019, :385-392
[6]  
[Anonymous], 2002, P GEN COMP C
[7]   Designing reliable systems from unreliable components: The challenges of transistor variability and degradation [J].
Borkar, S .
IEEE MICRO, 2005, 25 (06) :10-16
[8]   A fast and elitist multiobjective genetic algorithm: NSGA-II [J].
Deb, K ;
Pratap, A ;
Agarwal, S ;
Meyarivan, T .
IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2002, 6 (02) :182-197
[9]   NBTI Degradation and Recovery in Analog Circuits: Accurate and Efficient Circuit-Level Modeling [J].
Giering, K. -U. ;
Puschkarsky, K. ;
Reisinger, H. ;
Rzepa, G. ;
Rott, G. ;
Vollertsen, R. ;
Grasser, T. ;
Jancke, R. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (04) :1662-1668
[10]   NBTI in Nanoscale MOSFETs-The Ultimate Modeling Benchmark [J].
Grasser, Tibor ;
Rott, Karina ;
Reisinger, Hans ;
Waltl, Michael ;
Schanovsky, Franz ;
Kaczer, Ben .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) :3586-3593