A 4.3 GB/s Mobile Memory Interface With Power-Efficient Bandwidth Scaling

被引:52
作者
Leibowitz, Brian [1 ]
Palmer, Robert [1 ]
Poulton, John [1 ]
Frans, Yohan [1 ]
Li, Simon [1 ]
Wilson, John [1 ]
Bucher, Michael [1 ]
Fuller, Andrew M. [1 ]
Eyles, John [1 ]
Aleksic, Marko [1 ]
Greer, Trey [1 ]
Nguyen, Nhat M. [1 ]
机构
[1] Rambus Inc, Los Altos, CA 94103 USA
关键词
I/O; low power; memory interface; power management;
D O I
10.1109/JSSC.2010.2040230
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 4.3 GB/s mobile memory interface that utilizes low power states with rapid transition times to support power efficient signaling over a wide range of effective bandwidths. The fastest power state transition is implemented by a global synchronous clock pause that gates dynamic power consumption without any loss of system state. Extensive use of CMOS circuit topologies, with low static power consumption, provides maximum power savings when the clocks are paused. The memory controller forwards a half bit-rate clock to the memory for synchronous communication, which is similarly paused in the low power state. Thus, dynamic interface power on the memory itself naturally responds to the clock pausing, without any explicit communication from the controller or special low-power state on the memory. Low-swing differential signaling based on a push-pull voltage mode driver results in good signal integrity and power efficiency at peak activity. Test-chips fabricated in a 40 nm low-power CMOS technology achieve 3.3 mW/Gb/s power efficiency at 4.3 GB/s data bandwidth, and support better than 5 mW/Gb/s operation over a range from 0.03 to 4.3 GB/s.
引用
收藏
页码:889 / 898
页数:10
相关论文
共 12 条
[1]   A scalable 5-15 Gbps, 14-75 mW low-power I/O (transceiver in 65 nm CMOS [J].
Balamurugan, Ganesh ;
Kennedy, Joseph ;
Banerjee, Gaurab ;
Jaussi, James E. ;
Mansuri, Mozhgan ;
O'Mahony, Frank ;
Casper, Bryan ;
Mooney, Randy .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :1010-1019
[2]   A portable digital DLL for high-speed CMOS interface circuits [J].
Garlepp, BW ;
Donnelly, KS ;
Kim, J ;
Chau, PS ;
Zerbe, JL ;
Huang, C ;
Tran, CV ;
Portmann, CL ;
Stark, D ;
Chan, YF ;
Lee, TH ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :632-644
[3]  
HU K, 2009, S VLSI CIRC JUN, P46
[4]  
Joshi S, 2009, SYMP VLSI CIRCUITS, P52
[5]   Adaptive supply serial links with sub-I-V operation and per-pin clock recovery [J].
Kim, J ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) :1403-1413
[6]   A 16 Gb/s/Link, 64 GB/s Bidirectional Asymmetric Memory Interface [J].
Lee, Haechang ;
Chang, Kun-Yung Ken ;
Chun, Jung-Hoon ;
Wu, Ting ;
Frans, Yohan ;
Leibowitz, Brian ;
Nguyen, Nhat ;
Chin, T. J. ;
Kaviani, Kambiz ;
Shen, Jie ;
Shi, Xudong ;
Beyene, Wendemagegnehu T. ;
Li, Simon ;
Navid, Reza ;
Aleksic, Marko ;
Lee, Fred S. ;
Quan, Fredy ;
Zerbe, Jared ;
Perego, Rich ;
Assaderaghi, Fariborz .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) :1235-1247
[7]   Low-power area-efficient high-speed I/O circuit techniques [J].
Lee, MJE ;
Dally, WJ ;
Chiang, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) :1591-1599
[8]  
Palmer R., 2009, S VLSI CIRC JUN, P136
[9]   A 14-mW 6.25-Gb/s transceiver in 90-nm CMOS [J].
Poulton, John ;
Palmer, Robert ;
Fuller, Andrew M. ;
Greer, Trey ;
Eyles, John ;
Dally, William J. ;
Horowitz, Mark .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) :2745-2757
[10]   A semidigital dual delay-locked loop [J].
Sidiropoulos, S ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) :1683-1692