Approaches to extra low voltage DRAM operation by SOI-DRAM

被引:13
作者
Eimori, T [1 ]
Oashi, T
Morishita, F
Iwamatsu, T
Yamaguchi, Y
Okuda, F
Shimomura, K
Shimano, H
Sakashita, N
Arimoto, K
Inoue, Y
Komori, S
Inuishi, M
Nishimura, T
Miyoshi, H
机构
[1] Mitsubishi Elect Co, ULSI Lab, Itami, Hyogo 664, Japan
[2] Mitsubishi Elect Co, Adv R&D Ctr, Itami, Hyogo 664, Japan
关键词
DRAM; high-speed circuits/devices; silicon-on-insulator;
D O I
10.1109/16.669509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The newly designed scheme 16 MDRAM/SOI has been successfully realized and the functional DRAM operation has been obtained at very low supply voltage below 1 V. The key process and circuit technologies for low-voltage/high-speed SOI-DRAM will be described here. The extra low voltage DRAM technologies are composed of the modified MESA isolation without parasitic MOS operation, the dual gate SOI-MOSFET's with tied or Boating bodies optimized for DRAM specific circuits, the conventional stacked capacitor with increased capacitance by thinner dielectric film, and the other bulk-Si compatible DRAM structure. Moreover, a body bias control technique was applied for body-tied MOSFET's to realize high performance even at low voltage. Integrating the above technologies in the newly designed 0.5-mu m 16 MDRAM, high-speed DRAM operation of less than 50 ns has been obtained at low supply voltage of 1 V.
引用
收藏
页码:1000 / 1009
页数:10
相关论文
共 21 条
[1]  
Chen J., 1991, International Electron Devices Meeting 1991. Technical Digest (Cat. No.91CH3075-9), P671, DOI 10.1109/IEDM.1991.235333
[2]  
Eimori T., 1993, International Electron Devices Meeting 1993. Technical Digest (Cat. No.93CH3361-3), P45, DOI 10.1109/IEDM.1993.347402
[3]  
EIMORI T, 1996, IEDM, P609
[4]   DETAILED ANALYSIS OF EDGE EFFECTS IN SIMOX-MOS TRANSISTORS [J].
ELEWA, T ;
KLEVELAND, B ;
CRISTOLOVEANU, S ;
BOUKRISS, B ;
CHOVET, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (04) :874-882
[5]  
Fazan P. C., 1993, International Electron Devices Meeting 1993. Technical Digest (Cat. No.93CH3361-3), P57, DOI 10.1109/IEDM.1993.347399
[6]  
GOTOU H, 1987, IEDM, P870
[7]   NUMERICAL-ANALYSIS OF ALPHA-PARTICLE-INDUCED SOFT ERRORS IN SOI MOS DEVICES [J].
IWATA, H ;
OHZONE, T .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (05) :1184-1190
[8]  
Kim H.-S., 1995, S VLSI TECHN, P143
[9]  
Kuroi T., 1993, International Electron Devices Meeting 1993. Technical Digest (Cat. No.93CH3361-3), P325, DOI 10.1109/IEDM.1993.347342
[10]  
LENEEL O, P ESSDERC 90, P13