CMOS RF integrated circuits at 5 GHz and beyond

被引:74
作者
Lee, TH [1 ]
Wong, SS [1 ]
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
关键词
CMOS; HIPERLAN; LAN; radio; receiver; RF IC; transceiver; transmitter; wireless LAN;
D O I
10.1109/5.888995
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A strong demand for wireless products, an insatiable thirst for spectrum that pushed carrier frequencies ever upward, and the constant quest for higher performance at lowe power and cost, have recently driven the development of radio frequency integrated circuit (RFIC) technology in unprecedented ways. These pressures are stimulating novel solutions that allow RFICs to enjoy more of the benefits of Moore's law than has been the case in the past. In addition to regular raw transistor speed increased, the growing number of interconnect layers allows the realization of improved inductors, capacitors, and transmission lines. A deeper understanding of noise at both the device and circuit level has improved the performance of low noise amplifiers (LNAs) and oscillators. Finally, an appropriate raiding of circuit ideas dating back to the vacuum tube era enables excellent performance, even when working close to the limits of a technology. This paper surveys some of these developments in the context of low-power RF CMOS technology, with a focus on an illustrative implementation of a low-power 5-GHz wireless LAN receiver in 0.25-mum CMOS. Thanks to these recent advances in passive components and active circuits, the blocks comprising the receiver consume a total of approximately 37 mW. These blocks include an image-reject LNA, image-reject downconverter, and a complete frequency synthesizer. The overall noise figure is 5 dB, and the input-referred third-order intercept (IIP3) is -2 dBNM. To underscore that 5 GHz does not represent an upper bound by any means, this paper concludes with a look at active circuits that function beyond 15-20 GHz, and a characterization of on-chip transmission lines up to 50 GHz, all in the context of how scaling is expected to share future developments.
引用
收藏
页码:1560 / 1571
页数:12
相关论文
共 26 条
[1]  
[Anonymous], DESIGN IMPLEMENTATIO
[2]   A 1.8-GHz CMOS low-phase-noise voltage-controlled oscillator with prescaler [J].
Craninckx, J ;
Steyaert, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) :1474-1482
[3]   MOS transistor modeling for RF IC design [J].
Enz, CC ;
Cheng, YH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) :186-201
[4]   DESIGN OF PLANAR RECTANGULAR MICROELECTRONIC INDUCTORS [J].
GREENHOUSE, HM .
IEEE TRANSACTIONS ON PARTS HYBRIDS AND PACKAGING, 1974, PH10 (02) :101-109
[5]   A general theory of phase noise in electrical oscillators [J].
Hajimiri, A ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) :179-194
[6]  
Hajimiri Ali, 1999, IEEE J SOLID STATE C, V34
[7]  
Hajimiri Ali., 1999, The Design of Low Noise Oscillators
[8]   PROPERTIES OF MICROSTRIP LINE ON SI-SIO2 SYSTEM [J].
HASEGAWA, H ;
FURUKAWA, M ;
YANAI, H .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1971, MT19 (11) :869-+
[9]   NOISE OF FIELD-EFFECT TRANSISTORS AT VERY HIGH FREQUENCIES [J].
KLAASSEN, FM ;
PRINS, J .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1969, ED16 (11) :952-&
[10]  
KLEVELAND B, 1998, IEEE MTT S INT MICR