Alternate solder bump technologies for flip chip applications

被引:1
|
作者
Li, L [1 ]
Lin, JK [1 ]
机构
[1] Motorola Inc, Semicond Prod Sector, Digital DNA Labs, Tempe, AZ 85284 USA
关键词
D O I
10.1109/ISAPM.2000.869255
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Flip chip on board technology using eutectic Sn-Pb solder bumps to reduce cost associated with cladded printed circuit board is becoming more common in the industry. However, the low melting eutectic Sn-Pb bumps are subjected to issues such as solder extrusion during subsequent reflow processes and solder microstructure coarsening after extensive high temperature exposures such as the under-the-hood automotive environment. To address these issues, we have developed a stencil print solder bumping process that is applicable to various alternatives to eutectic Sn63Pb37 solder bump. The process has been demonstrated to solder alloys with melting range between 211 degrees C and 265 degrees C. Many alloys of such melting range have potential to meet temperature hierarchy requirement for flip chip EGA packages. Additionally, some high temperature solders contain no lead, which is good for environment and for reducing soft error rate of memory IC's. This paper summarized the alternate solder bump technology development, which uses the print solder bump process, the most flexible method to deposit the many bump metallurgies. Solder paste material down selection, process development, bump characterization, and flip chip interconnect reliability results for various alloy bumps are reported. Typical bump height uniformity is 135+/-3.5 mu m, which is equivalent of 3% of bump height standard deviation. In many cases, bump composition is close to the theoretical eutectic composition of selected alloy systems. Preliminary reliability evaluation of direct chip attach packages having high m.p. bumps under 65 degrees C/+150 degrees C air-to-air temperature cycle test are reported.
引用
收藏
页码:124 / 130
页数:7
相关论文
共 50 条
  • [1] Lead-free solder bump technologies for flip-chip packaging applications
    Karim, ZS
    Martin, J
    2001 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2001, 4587 : 581 - 587
  • [2] Lead-free solder bump technologies for flip-chip electronic packaging applications
    Karim, ZS
    Chow, A
    Cheung, E
    Cheung, G
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOL 1 & 2, 2002, 4746 : 570 - 575
  • [3] Thermomigration in flip chip solder bump
    Wei, Guo-Qiang
    Shi, Yong-Hua
    Huang, Yan-Lu
    Yang, Yong-Qiang
    Wang, Guo-Rong
    Cailiao Kexue yu Gongyi/Material Science and Technology, 2009, 17 (SUPPL. 1): : 128 - 133
  • [4] Au–Sn flip-chip solder bump for microelectronic and optoelectronic applications
    Jeong-Won Yoon
    Hyun-Suk Chun
    Ja-Myeong Koo
    Seung-Boo Jung
    Microsystem Technologies, 2007, 13 : 1463 - 1469
  • [5] The shear strength of the flip-chip solder bump
    Ma, Chunwei
    Zhang, Enxia
    Xu, Peiquan
    He, Jianping
    EVALUATION, INSPECTION AND MONITORING OF STRUCTURAL INTEGRITY, 2008, : 443 - 446
  • [6] Design and Research of Oval Flip Chip Solder Bump
    Li, Guoshuai
    Zheng, Linghui
    Wang, Lina
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [7] Au-Sn flip-chip solder bump for microelectronic and optoelectronic applications
    Yoon, Jeong-Won
    Chun, Hyun-Suk
    Koo, Ja-Myeong
    Jung, Seung-Boo
    DTIP 2006: SYMPOSIUM ON DESIGN,TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS 2006, 2006, : 148 - +
  • [8] Au-Sn flip-chip solder bump for microelectronic and optoelectronic applications
    Yoon, Jeong-Won
    Chun, Hyun-Suk
    Koo, Ja-Myeong
    Jung, Seung-Boo
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2007, 13 (11-12): : 1463 - 1469
  • [9] Cu/SnAg double bump flip chip assembly as an alternative of solder flip chip on organic substrates for fine pitch applications
    Son, Ho-Young
    Jung, Gi-Jo
    Lee, Jun-Kyu
    Choi, Joon-Young
    Paik, Kyung-Wook
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 864 - +
  • [10] Bump formation for flip chip and CSP by solder paste printing
    Kloeser, J
    Coskina, P
    Aschenbrenner, R
    Reichl, H
    MICROELECTRONICS RELIABILITY, 2002, 42 (03) : 391 - 398