Device and Circuit Co-Design Robustness Studies in the Subthreshold Logic for Ultralow-Power Applications for 32 nm CMOS

被引:77
作者
Vaddi, Ramesh [1 ]
Dasgupta, S. [1 ]
Agarwal, R. P. [2 ]
机构
[1] Indian Inst Technol, Semicond Devices & Very Large Scale Integrat Tech, Dept Elect & Comp Engn, Roorkee 247667, Uttar Pradesh, India
[2] Shobhit Univ, Meerut 250110, Uttar Pradesh, India
关键词
Device/circuit co-design; double-gate siliconon-insulator (DGSOI); HSPICE; process; voltage; and temperature (PVT) variations; robust; subthreshold logic; ultralow power; PREDICTIVE TECHNOLOGY MODEL; OPTIMIZATION;
D O I
10.1109/TED.2009.2039529
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital circuits operating in a subthreshold region have gained wide interest due to their suitability for applications requiring ultralow power consumption with low-to-medium performance criteria. It has been demonstrated that by appropriately optimizing the devices for subthreshold logic, total energy consumption can be reduced significantly. One of the major concerns for subthreshold circuit design is increased sensitivity to process, voltage, and temperature (PVT) variations. In this paper, we critically study the effect of variations of different device and environmental parameters like gate oxide thickness, channel length, threshold voltage, supply voltage, temperature, and reverse body bias on subthreshold circuit performance for 32 nm bulk CMOS. From the study, we conclude that alternative devices like double-gate silicon-on-insulator (DGSOI) are better candidates in terms of performance, robustness and PVT insensitivity as compared to bulk circuits for both static CMOS and pseudo NMOS logic families. We also study the performance and robustness comparisons of bulk CMOS and DGSOI subthreshold basic logic gates with and without parameter variations and we observe 60-70% improvement in power delay product and roughly 50% better tolerance to PVT variations of DGSOI subthreshold logic circuits compared to bulk CMOS subthreshold circuits at the 32 nm node.
引用
收藏
页码:654 / 664
页数:11
相关论文
共 23 条
[1]  
*BERK, BERK PRED TECHN MOD
[2]   New paradigm of predictive MOSFET and interconnect modeling for early circuit simulation [J].
Cao, Y ;
Sato, T ;
Orshansky, M ;
Sylvester, D ;
Hu, CM .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :201-204
[3]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[4]   Exploring variability and performance in a sub-200-mV processor [J].
Hanson, Scott ;
Zhai, Bo ;
Seok, Mingoo ;
Cline, Brian ;
Zhou, Kevin ;
Singhal, Meghna ;
Minuth, Michael ;
Olson, Javin ;
Nazhandali, Leyla ;
Austin, Todd ;
Sylvester, Dennis ;
Blaauw, David .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :881-891
[5]   Nanometer device scaling in subthreshold logic and SRAM [J].
Hanson, Scott ;
Seok, Mingoo ;
Sylvester, Dennis ;
Blaauw, David .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) :175-185
[6]  
Kim JJ, 2004, IEEE T ELECTRON DEV, V51, P1468, DOI [10.1109/TED.2004.833965, 10.1109/ted.2004.833965]
[7]   Utilizing reverse short-channel effect for optimal subthreshold circuit design [J].
Kim, Tae-Hyoung ;
Keane, John ;
Eom, Hanyong ;
Kim, Chris H. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (07) :821-829
[8]   Variation-driven device sizing for minimum energy sub-threshold circuits [J].
Kwong, Joyce ;
Chandrakasan, Anantha P. .
ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, :8-13
[9]   Underlap DGMOS for digital-subthreshold operation [J].
Paul, BC ;
Bansal, A ;
Roy, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (04) :910-913
[10]   Device optimization for digital subthreshold logic operation [J].
Paul, BC ;
Raychowdhury, A ;
Roy, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (02) :237-247