A 64-MHz clock-rate ΣΔ ADC with 88-dB SNDR and-105-dB IM3 distortion at a 1.5-MHz signal frequency

被引:28
作者
Gupta, SK [1 ]
Fong, V
机构
[1] Broadcom Corp, Irvine, CA 92618 USA
[2] Broadcom Corp, San Jose, CA 95134 USA
关键词
analog-to-digital conversion; cascaded MASH architecture; double sampling; intermodulation distortion; sampling networks; sigma-delta modulation; switched capacitor circuits;
D O I
10.1109/JSSC.2002.804358
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 64-MHz clock rate sigma-delta (SigmaDelta) analog-to-digital converter (ADC) with -105-dB intermodulation distortion (IMD) at a 1.5-MHz signal frequency is reported. A linear replica bridge sampling network enables the ADC to achieve high linearity for high signal frequencies. Operating at an oversampling ratio of 29, a 2-1-1 cascade with a 2-b quantizer in the last stage reduces the quantization noise level well below that of the thermal noise. The measured signal-to-noise and distortion ratio (SNDR) in 1.1-MHz bandwidth is 88 dB, and the spurious-free-dynamic-range (SFDR) is 106 dB. The modulator and reference buffers occupy a 2.6-mm(2) die area and have been implemented with thick oxide devices, with minimum channel length of 0.35 mum, in a dual-gate 0.18-mum 1.8-V single-poly five-metal (SP5M) digital CMOS process. The power consumed by the ADC is 230 mW, including the decimation filters.
引用
收藏
页码:1653 / 1661
页数:9
相关论文
共 22 条
[11]  
JIANG R, 2002, ISSCC FEB, P220
[12]   A 15-B 1-MSAMPLE/S DIGITALLY SELF-CALIBRATED PIPELINE ADC [J].
KARANICOLAS, AN ;
LEE, HS ;
BACRANIA, KL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) :1207-1215
[13]   A 16-mW, 120-dB linear switched-capacitor delta-sigma modulator with dynamic biasing [J].
Kasha, DB ;
Lee, WL ;
Thomsen, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (07) :921-926
[14]   A 15-b, 5-Msample/s low-spurious CMOS ADC [J].
Kwak, SU ;
Song, BS ;
Bacrania, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (12) :1866-1875
[15]   Optimal parameters for ΔΣ modulator topologies [J].
Marques, A ;
Peluso, V ;
Steyaert, MS ;
Sansen, WM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (09) :1232-1241
[16]   A 15-b resolution 2-MHz Nyquist rate ΔΣ ADC in a 1-μm CMOS technology [J].
Marques, AM ;
Peluso, V ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) :1065-1075
[17]   A 16-bit 250-kHz delta-sigma modulator and decimation filter [J].
Maulik, PC ;
Chadha, MS ;
Lee, WL ;
Crawley, PJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (04) :458-467
[18]   A 200 mW, 1 Msample/s, 16-b pipelined A/D converter with on-chip 32-b microcontroller [J].
Mayes, MK ;
Chin, SW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (12) :1862-1872
[19]  
NORSWORTHY SR, 1997, DELTA SIGMA DATA CON, pCH11
[20]   A 3.3-V 12-b 50-MS/s A/D converter in 0.6-μm CMOS with over 80-dB SFDR [J].
Pan, H ;
Segami, M ;
Choi, M ;
Cao, J ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1769-1780