A 64-MHz clock-rate ΣΔ ADC with 88-dB SNDR and-105-dB IM3 distortion at a 1.5-MHz signal frequency

被引:28
作者
Gupta, SK [1 ]
Fong, V
机构
[1] Broadcom Corp, Irvine, CA 92618 USA
[2] Broadcom Corp, San Jose, CA 95134 USA
关键词
analog-to-digital conversion; cascaded MASH architecture; double sampling; intermodulation distortion; sampling networks; sigma-delta modulation; switched capacitor circuits;
D O I
10.1109/JSSC.2002.804358
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 64-MHz clock rate sigma-delta (SigmaDelta) analog-to-digital converter (ADC) with -105-dB intermodulation distortion (IMD) at a 1.5-MHz signal frequency is reported. A linear replica bridge sampling network enables the ADC to achieve high linearity for high signal frequencies. Operating at an oversampling ratio of 29, a 2-1-1 cascade with a 2-b quantizer in the last stage reduces the quantization noise level well below that of the thermal noise. The measured signal-to-noise and distortion ratio (SNDR) in 1.1-MHz bandwidth is 88 dB, and the spurious-free-dynamic-range (SFDR) is 106 dB. The modulator and reference buffers occupy a 2.6-mm(2) die area and have been implemented with thick oxide devices, with minimum channel length of 0.35 mum, in a dual-gate 0.18-mum 1.8-V single-poly five-metal (SP5M) digital CMOS process. The power consumed by the ADC is 230 mW, including the decimation filters.
引用
收藏
页码:1653 / 1661
页数:9
相关论文
共 22 条
[1]  
BINGHAM JAC, 2000, ADSL VDSL MULTICARRI, pCH5
[2]   THE DESIGN OF SIGMA-DELTA MODULATION ANALOG-TO-DIGITAL CONVERTERS [J].
BOSER, BE ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1298-1308
[3]  
BRANDT BP, 1991, THESIS STANFORD U ST
[4]   A cascaded sigma-delta pipeline A/D converter with 1.25 MHz signal bandwidth and 89 dB SNR [J].
Brooks, TL ;
Robertson, DH ;
Kelly, DF ;
DelMuro, A ;
Harston, SW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (12) :1896-1906
[5]   A FAST-SETTLING CMOS OP AMP FOR SC CIRCUITS WITH 90-DB DC GAIN [J].
BULT, K ;
GEELEN, GJGM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1379-1384
[6]  
DEWIT M, 1992, Patent No. 5170075
[7]   A 90-dB SNR 2.5-MHz output-rate ADC using cascaded multibit delta-sigma modulation at 8x oversampling ratio [J].
Fujimori, I ;
Longo, L ;
Hairapetian, A ;
Seiyama, K ;
Kosic, S ;
Cao, J ;
Chan, SL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1820-1828
[8]   A 3.3-V, 15-bit, delta-sigma ADC with a signal bandwidth of 1.1 MHz for ADSL applications [J].
Geerts, Y ;
Marques, AM ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (07) :927-936
[9]   A high-performance multibit ΔΣ CMOS ADC [J].
Geerts, Y ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1829-1840
[10]  
GUPTA SK, 2002, ISSCC FEB, P224