A single-chip CMOS transceiver for 802.11a/b/g wireless LANs

被引:55
作者
Ahola, R [1 ]
Aktas, A [1 ]
Wilson, J [1 ]
Rao, KR [1 ]
Jonsson, F [1 ]
Hyyryläinen, I [1 ]
Brolin, A [1 ]
Hakala, T [1 ]
Friman, A [1 ]
Mäkiniemi, T [1 ]
Hanze, J [1 ]
Sandén, M [1 ]
Wallner, D [1 ]
Guo, Y [1 ]
Lagerstam, T [1 ]
Noguer, L [1 ]
Knuuttila, T [1 ]
Olofsson, P [1 ]
Ismail, M [1 ]
机构
[1] Spirea AB, Espoo 02150, Finland
关键词
dual conversion; IEEE; 802.11a/b/g; orthogonal frequency-division multiplexing (OFDM); receiver; RF CMOS; RF transceiver; synthesizer; transmitter; wireless LAN (WLAN);
D O I
10.1109/JSSC.2004.836334
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dual-band trimode radio fully compliant with the IEEE 802.11a, b, and g standards is implemented in a 0.18-mum CMOS process and packaged in a 48-pin QFN package. The transceiver achieves a receiver noise figure of 4.9/5.6 dB for the 2.4-GHz/5-GHz bands, respectively, and a transmit error vector magnitude (EVM) of 2.5% for both bands. The transmit output power is digitally controlled, allowing per-packet power control as required by the forthcoming 802.11 h standard. A quadrature accuracy of 0.3degrees in phase and 0.05 dB in amplitude is achieved through careful analysis and design of the I/Q generation parts of the local oscillator. The local oscillators achieve a total integrated phase noise of better than -34 dBc. Compatibility with multiple baseband chips is ensured by flexible interfaces toward the A/D and D/A converters, as well as a calibration scheme not requiring any baseband support. The chip passes +/-2 kV human body model ESD testing on all pins, including the RF pins. The total die area is 12 mm(2). The power consumption is 207 mW in the receive mode and 247 mW in the transmit mode using a 1.8-V supply.
引用
收藏
页码:2250 / 2258
页数:9
相关论文
共 10 条
  • [1] BEHZAD A, 2004, IEEE INT SOL STAT CI
  • [2] A 5-GHz direct-conversion CMOS transceiver utilizing automatic frequency control for the IEEE 802.11a wireless LAN standard
    Behzad, AR
    Shi, ZM
    Anand, SB
    Lin, L
    Carter, KA
    Kappes, MS
    Lin, TH
    Nguyen, T
    Yuan, D
    Wu, S
    Wong, YC
    Fong, V
    Rofougaran, A
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2209 - 2220
  • [3] *IEEE, IEEE WIR LAN STAND
  • [4] 5-GHz and 2.4-GHz dual-band RF-transceiver for WLAN 802.11 a/b/g applications
    Klepser, BU
    Punzenberger, M
    Rühlicke, T
    Zannoth, M
    [J]. 2003 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2003, : 37 - 40
  • [5] A 3-V continuous-time filter with on-chip tuning for IS-95
    Lindfors, S
    Jussila, J
    Halonen, K
    Siren, L
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1150 - 1154
  • [6] A CMOS dual-band tri-mode chipset for IEEE 802.11a/b/g wireless LAN
    Mehta, S
    Zargari, M
    Jen, S
    Kaczynski, B
    Lee, M
    Mack, M
    Mendis, S
    Onodera, K
    Samavati, H
    Si, W
    Singh, K
    Terrovitis, M
    Weber, D
    Su, D
    [J]. 2003 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2003, : 427 - 430
  • [7] STROET P, 2001, IEEE INT SOL STAT CI, P204
  • [8] SU D, 2002, IEEE INT SOL STAT CI, P92
  • [9] A single-chip digitally calibrated 5.15-5.825-GHz 0.18-μm CMOS transceiver for 802.11a wireless LAN
    Vassiliou, I
    Vavelidis, K
    Georgantas, T
    Plevridis, S
    Haralabidis, N
    Kamoulakos, G
    Kapnistis, C
    Kavadias, S
    Kokolakis, Y
    Merakos, P
    Rudell, JC
    Yamanaka, A
    Bouras, S
    Bouras, I
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2221 - 2231
  • [10] A 5-GHz direct-conversion CMOS transceiver
    Zhang, PF
    Nguyen, T
    Lam, C
    Gambetta, D
    Soorapanth, T
    Cheng, BH
    Hart, S
    Sever, I
    Bourdi, T
    Tham, A
    Razavi, B
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2232 - 2238