Co-processor architecture for MPEG-4 video object rendering

被引:0
|
作者
Heer, C [1 ]
Miro, C [1 ]
Lafage, A [1 ]
Berekovic, M [1 ]
Ghigo, G [1 ]
Selinger, T [1 ]
Wels, KI [1 ]
机构
[1] CPD AMA, Infineon Technol, D-81730 Munich, Germany
来源
VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2000, PTS 1-3 | 2000年 / 4067卷
关键词
co-processor; MPEG-4; video objects; rendering; processor architecture; perspective transformation;
D O I
10.1117/12.386563
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The most crucial backend algorithm of the new MPEG-4 standard is the computational expensive rendering of arbitrary shaped video objects to the final video scene. This co-processor architecture presents a solution for the scene rendering of the CCIR 601 video format with an arbitrary number of video objects. For the very high data bandwidth rate a hierarchical memory concept has been implemented. The total size of all rendered objects for one scene may reach two times the size of the CCIR 601 format. Running at 100 MHz clock frequency, the co-processor achieves a peak performance of about two billion multiply-accumulate operations. The co-processor has been designed for a 0,35 mu m CMOS technology. About 60% of the overall area of 52 mm(2) is used for on-chip static memory. The power consumption of the co-processor has been estimated with 1 W.
引用
收藏
页码:1451 / 1458
页数:8
相关论文
共 50 条
  • [31] The MPEG-4 video standard verification model
    Sikora, T
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1997, 7 (01) : 19 - 31
  • [32] ISMA MPEG-4 video quality analysis
    Han, KJ
    Suter, BW
    ULTRAHIGH- AND HIGH-SPEED PHOTOGRAPHY, PHOTONICS, AND VIDEOGRAPHY, 2004, 5210 : 134 - 146
  • [33] Coding tools in MPEG-4 for interlaced video
    Panusopone, K
    Chen, XM
    Eifrig, R
    Luthra, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2000, 10 (05) : 755 - 766
  • [34] Video protection for MPEG-4 FGS with watermarking
    Bian, Xingbin
    Zhu, Qingxin
    MULTIMEDIA TOOLS AND APPLICATIONS, 2008, 40 (01) : 61 - 87
  • [35] Architecture of Algorithmically Optimized MPEG-4 AVC/H.264 Video Encoder
    Grajek, Tomasz
    Karwowski, Damian
    Luczak, Adam
    Mackowiak, Slawomir
    Domanski, Marek
    COMPUTER VISION AND GRAPHICS, 2012, 7594 : 79 - 86
  • [36] MPEG-2 and MPEG-4 STANDARD FOR VIDEO CODING SIGNAL
    Hoblaj, J.
    Matkovic, D.
    TEHNICKI GLASNIK-TECHNICAL JOURNAL, 2011, 5 (01): : 74 - 83
  • [37] Performance optimization of an MPEG-2 to MPEG-4 video transcoder
    Kalva, H
    Vetro, A
    Sun, HF
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 341 - 350
  • [38] A new architecture for MPEG-2 to MPEG-4 FGS transcoding
    Song, XW
    Teng, JF
    Lu, W
    Liu, Y
    Yang, L
    PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS 2005, 2005, : 324 - 327
  • [39] AUTOMATIC SEGMENTATION OF VIDEO OBJECT PLANES IN MPEG-4 BASED ON SPATIO-TEMPORAL INFORMATION
    Xia Jinxiang Huang Shunji(Dept of Electronic Engineering
    Journal of Electronics(China), 2004, (03) : 206 - 212
  • [40] Interactive MPEG-4 Videos: an Impress Extension for MPEG-4 Conversion and a Streaming Architecture for E-learning
    Iannone, Roberto
    Carpentieri, Bruno
    Nunziata, Domenico
    2009 24TH INTERNATIONAL SYMPOSIUM ON COMPUTER AND INFORMATION SCIENCES, 2009, : 29 - +