Co-processor architecture for MPEG-4 video object rendering

被引:0
|
作者
Heer, C [1 ]
Miro, C [1 ]
Lafage, A [1 ]
Berekovic, M [1 ]
Ghigo, G [1 ]
Selinger, T [1 ]
Wels, KI [1 ]
机构
[1] CPD AMA, Infineon Technol, D-81730 Munich, Germany
来源
VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2000, PTS 1-3 | 2000年 / 4067卷
关键词
co-processor; MPEG-4; video objects; rendering; processor architecture; perspective transformation;
D O I
10.1117/12.386563
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The most crucial backend algorithm of the new MPEG-4 standard is the computational expensive rendering of arbitrary shaped video objects to the final video scene. This co-processor architecture presents a solution for the scene rendering of the CCIR 601 video format with an arbitrary number of video objects. For the very high data bandwidth rate a hierarchical memory concept has been implemented. The total size of all rendered objects for one scene may reach two times the size of the CCIR 601 format. Running at 100 MHz clock frequency, the co-processor achieves a peak performance of about two billion multiply-accumulate operations. The co-processor has been designed for a 0,35 mu m CMOS technology. About 60% of the overall area of 52 mm(2) is used for on-chip static memory. The power consumption of the co-processor has been estimated with 1 W.
引用
收藏
页码:1451 / 1458
页数:8
相关论文
共 50 条
  • [1] Automatic video object segmentation for MPEG-4
    Wei, W
    Ngan, KN
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2003, PTS 1-3, 2003, 5150 : 9 - 19
  • [2] Low power embedded memory architecture for video object decoding in MPEG-4 simple profile
    Sayed, M
    Badawy, W
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 889 - 893
  • [3] Object watermarking for MPEG-4 video streams copyright protection
    Barni, M
    Bartolini, F
    Cappellini, V
    Checcacci, N
    SECURITY AND WATERMARKING OF MULTIMEDIA CONTENTS II, 2000, 3971 : 465 - 476
  • [4] Scrambling technique for video object watermarking resisting to MPEG-4
    Vassaux, B
    Nguyen, P
    Baudry, S
    Bas, P
    Chassery, JM
    PROCEEDINGS VIPROMCOM-2002, 2002, : 239 - 244
  • [5] Acceleration of MPEG-4 video applications with the reconfigurable HW processor XPP
    Ritter, C
    Schüler, E
    Quast, J
    Müller-Glaser, KD
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2003, PTS 1-3, 2003, 5150 : 1097 - 1108
  • [6] An MPEG-4 virtual video conferencing system with robust video object segmentation
    Pan, JH
    Gu, C
    Sun, MT
    PROCEEDINGS OF WORKSHOP AND EXHIBITION ON MPEG-4, 2002, : 45 - 48
  • [7] Object-based texture coding of moving video in MPEG-4
    Kaup, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1999, 9 (01) : 5 - 15
  • [8] An Efficient Embedded Bitstream Parsing Processor for MPEG-4 Video Decoding System
    Yung-Chi Chang
    Chao-Chih Huang
    Wei-Min Chao
    Liang-Gee Chen
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 41 : 183 - 191
  • [9] Improved single-video-object rate control for MPEG-4
    Ngan, KN
    Meier, T
    Chen, ZZ
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2003, 13 (05) : 385 - 393
  • [10] Object detection algorithm based on moving background in MPEG-4 video
    Research Institute of Peripherals, Xidian University, Xi'an 710071, China
    Guangxue Xuebao, 2009, 5 (1227-1231): : 1227 - 1231