共 42 条
A 2-mm2 0.1-5 GHz Software-Defined Radio Receiver in 45-nm Digital CMOS
被引:78
作者:
Giannini, Vito
[1
]
Nuzzo, Pierluigi
[1
]
Soens, Charlotte
[1
]
Vengattaramane, Kameswaran
[1
]
Ryckaert, Julien
[1
]
Goffioul, Michael
[1
]
Debaillie, Bjorn
[1
]
Borremans, Jonathan
[1
]
Van Driessche, Joris
[1
]
Craninckx, Jan
[1
]
Ingels, Mark
[1
]
机构:
[1] IMEC, B-3001 Louvain, Belgium
关键词:
3GPP-LTE;
CMOS;
continuous time filters;
DVB-H;
feedback LNA;
GSM;
LC VCO;
link budget;
passive mixer;
phase-locked loop (PLL);
software-defined radio (SDR);
Tow Thomas;
WCDMA;
WiMAX;
WLAN;
UBIQUITOUS WIRELESS CONNECTIVITY;
RF MEMS;
NOISE;
TRANSCEIVER;
BAND;
D O I:
10.1109/JSSC.2009.2032585
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
A Software-Defined Radio (SDR) should theoretically receive any modulated frequency channel in the (un)licensed spectrum, and guarantee top performance with energy savings, while still being integrated in a digital CMOS technology. This paper demonstrates a practical 0.1-5 GHz front-end implementation for such an SDR concept, including receiver and local oscillator (LO), with only 2-mm(2) core area occupation in a 45-nm CMOS process. This scalable radio uses shunt-shunt feedback LNAs, a passive mixer with enhanced out-of-band IIP3, and a fifth order low-area 0.5-20 MHz baseband filter. LO quadrature signals are generated from a dual-VCO 4-10 GHz fractional-N PLL. With noise figure between 2.3 dB and 6.5 dB, out-of-band IIP3 between -3 dBm and -10 dBm, and total power consumption between 59 and 115 mW from a 1.1-V supply voltage, the presented prototype favorably compares with state-of-the-art dedicated radios while enabling, for the first time, wideband reconfigurable performance and energy scalability.
引用
收藏
页码:3486 / 3498
页数:13
相关论文