An efficient algorithm for fast parasitic extraction and passive order reduction of 3D interconnect models

被引:4
|
作者
Marques, N [1 ]
Kamon, M [1 ]
White, J [1 ]
Silveira, LM [1 ]
机构
[1] Univ Tecn Lisboa, INESC, Cadence European Labs, Dept Elect & Comp Engn,Inst Super Tecn, P-1000 Lisbon, Portugal
关键词
D O I
10.1109/DATE.1998.655910
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As VLSI circuit speeds have increased, the need for accurate three-dimensional interconnect models has become essential to accurate chip and system design. In this paper we describe an integral equation approach to modeling the impedance of interconnect structures accounting for both the charge accumulation on the surface of conductors and the current traveling along conductors. Unlike previous methods, our approach is based on a modified nodal analysis formulation and can be used directly to generate guaranteed passive low order interconnect models for efficient inclusion in a standard circuit simulator.
引用
收藏
页码:538 / 543
页数:6
相关论文
共 50 条
  • [1] 3D IC Interconnect Parasitic Capacitance Extraction with a Reformulated PGD Algorithm
    Li, Yalan
    Tan, Shuai
    Xu, Xiaoyu
    Lyu, Pengfei
    Ren, Zhuoxiang
    2016 IEEE CONFERENCE ON ELECTROMAGNETIC FIELD COMPUTATION (CEFC), 2016,
  • [2] Pilot: A fast algorithm for enhanced 3D parasitic extraction efficiency
    Gope, DJ
    Jandhyala, V
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2003, : 337 - 340
  • [3] An efficient algorithm for 3D interconnect capacitance extraction considering floating conductors
    Cueto, O
    Charlet, F
    Farcy, A
    SISPAD 2002: INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2002, : 107 - 110
  • [4] Pilot: A fast algorithm for enhanced 3D parasitic capacitance extraction efficiency
    Gope, D
    Jandhyala, V
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2004, 41 (03) : 169 - 173
  • [5] 3-D IC Interconnect Parasitic Capacitance Extraction With a Reformulated PGD Algorithm
    Li, Yalan
    Yan, Shuai
    Xu, Xiaoyu
    Lyu, Pengfei
    Ren, Zhuoxiang
    IEEE TRANSACTIONS ON MAGNETICS, 2017, 53 (06)
  • [6] Fast interconnect parasitic extraction in deep submicron using bin-based algorithm
    Ferreira, F
    Reis, R
    Moraes, F
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 1148 - 1151
  • [7] Parallel algorithm for chip-level 3D parasitic capacitance extraction
    Zheng, Lanzhou
    Yu, Wenjian
    Yin, Hang
    Wang, Zeyi
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2008, 20 (11): : 1396 - 1402
  • [8] Efficient 3D modelling for extraction of interconnect capacitances in deep submicron dense layouts
    Toulouse, A
    Bernard, D
    Landrault, C
    Nouet, P
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 576 - 580
  • [9] A fast algorithm for near optimal passive reduction of high-speed interconnect networks
    Saraswat, D
    Achar, R
    Nakhla, M
    SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2004, : 91 - 94
  • [10] An efficient preconditioning scheme for fast hierarchical method in 3-D capacitance extraction of IC interconnect
    Ding, Wen
    Wang, Gaofeng
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1190 - 1192