A New Threshold Voltage Model for Short-Channel Junctionless Inverted T-Shaped Gate FETs (JLITFET)

被引:16
作者
Chiang, Te-Kuang [1 ]
机构
[1] Natl Univ Kaohsiung, Dept Elect Engn, Adv Devices Simulat Lab, Kaohsiung 811, Taiwan
关键词
Eequivalent number of gates (ENG); inverted T-shaped silicon base; JLDGFET; JLFinFET; junctionless inverted T-shaped gate FETs; minimum bottom-central potential; Quasi-3-D scaling equation; short-channel effects (SCEs); threshold voltageroll-off; UNIVERSAL CORE MODEL; SCALING THEORY; NUMBER;
D O I
10.1109/TNANO.2016.2539284
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On the basis of the quasi-three-dimensional scaling equation, equivalent number of gates, and minimum bottom-central potential, a novel threshold voltage model for the short-channel junctionless inverted T-shaped gate FETs (JLITFET) is presented. It is shown that the thin thickness of the inverted T-shaped silicon base (ITSB) is superior to the thick one in respect of suppressing SCEs and reducing the threshold voltage roll-off. With the same width of ITSB, the large height of fins is required to resist SCEs and reduce the threshold voltage degradation as the channel length is decreased. In comparison to both junctionless double-gate FET and junctionless FinFET, the JLITFET will suffer the least threshold voltage degradation among the three FETs due to its smallest scaling length. With its computational efficiency, the model can be easily used for the memory cell application for the JLITFET.
引用
收藏
页码:442 / 447
页数:6
相关论文
共 17 条
[1]  
[Anonymous], 2012, ITRS INT TECHNOLOGY
[2]   A Novel Scaling Theory for Fully Depleted Omega-Gate MOSFETs Included With Equivalent Number of Gates [J].
Chiang, Te-Kuang .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (03) :926-929
[3]   A Novel Scaling Theory for Fully Depleted, Multiple-Gate MOSFET, Including Effective Number of Gates (ENGs) [J].
Chiang, Te-Kuang .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (02) :631-633
[4]   A Quasi-Two-Dimensional Threshold Voltage Model for Short-Channel Junctionless Double-Gate MOSFETs [J].
Chiang, Te-Kuang .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (09) :2284-2289
[5]  
Colinge JP, 2008, INTEGR CIRCUIT SYST, P1, DOI 10.1007/978-0-387-71752-4_1
[6]   A Universal Core Model for Multiple-Gate Field-Effect Transistors. Part I: Charge Model [J].
Duarte, Juan Pablo ;
Choi, Sung-Jin ;
Moon, Dong-Il ;
Ahn, Jae-Hyuk ;
Kim, Jee-Yeon ;
Kim, Sungho ;
Choi, Yang-Kyu .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (02) :840-847
[7]   A Universal Core Model for Multiple-Gate Field-Effect Transistors. Part II: Drain Current Model [J].
Duarte, Juan Pablo ;
Choi, Sung-Jin ;
Moon, Dong-Il ;
Ahn, Jae-Hyuk ;
Kim, Jee-Yeon ;
Kim, Sungho ;
Choi, Yang-Kyu .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (02) :848-855
[8]   Bulk Planar Junctionless Transistor (BPJLT): An Attractive Device Alternative for Scaling [J].
Gundapaneni, Suresh ;
Ganguly, Swaroop ;
Kottantharayil, Anil .
IEEE ELECTRON DEVICE LETTERS, 2011, 32 (03) :261-263
[9]   A New Analytical Subthreshold Potential/Current Model for Quadruple-Gate Junctionless MOSFETs [J].
He, Linfeng ;
Chiang, Te-Kuang ;
Liou, Juin J. ;
Zheng, Wenchao ;
Liu, Zhiwei .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (06) :1972-1978
[10]   Junctionless multigate field-effect transistor [J].
Lee, Chi-Woo ;
Afzalian, Aryan ;
Akhavan, Nima Dehdashti ;
Yan, Ran ;
Ferain, Isabelle ;
Colinge, Jean-Pierre .
APPLIED PHYSICS LETTERS, 2009, 94 (05)