Design Techniques for High-Speed Multi-Level Viterbi Detectors and Trellis-Coded-Modulation Decoders

被引:11
|
作者
Yueksel, Hazar [1 ,2 ,3 ,4 ]
Braendli, Matthias [1 ]
Burg, Andreas [2 ]
Cherubini, Giovanni [1 ]
Cideciyan, Roy D. [1 ]
Francese, Pier Andrea [1 ]
Furrer, Simeon [1 ]
Kossel, Marcel [1 ]
Kull, Lukas [1 ]
Luu, Danny [1 ,5 ]
Menolfi, Christian [1 ]
Morf, Thomas [1 ]
Toifl, Thomas [1 ]
机构
[1] IBM Res Zurich, CH-8803 Ruschlikon, Switzerland
[2] Ecole Polytech Fed Lausanne, CH-1015 Lausanne, Switzerland
[3] Columbia Univ, New York, NY 10027 USA
[4] IBM TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
[5] Swiss Fed Inst Technol, CH-8092 Zurich, Switzerland
关键词
IEEE; 8023bj; 8023bs; Viterbi detector; TCM decoder; 4-PAM; 5-PAM; four-dimensional; set partitioning; per-survivor decision feedback; STATE SEQUENCE ESTIMATION; INTERSYMBOL INTERFERENCE; DECISION-FEEDBACK; CMOS; ALGORITHM; SIGNALS;
D O I
10.1109/TCSI.2018.2803735
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The implementation of a 25.6-Gb/s four-level pulse-amplitude-modulation (4-PAM) reduced-state sliding-block Viterbi detector (VD) is presented. The power consumption of the VD is 105 orilV at a supply voltage of 0.7 V, corresponding to an energy efficiency of 4.1 pJ/b. A data rate of 30.4 Gb/s is achieved with an energy efficiency of 5.3 pith at a supply voltage of 0.8 V. The VD, implemented in an experimental chip fabricated in 14-nm CMOS FINFET, exploits set-partitioning principles and embedded per-survivor decision feedback to reduce implementation complexity and power consumption. The active area of the VD with 12 slices, each operating at one-eighth of the modulation rate, is 0.507 x 0.717 mm(2). Experimental results showing system performance are obtained by using a (2(15)-1)-bit pseudo-random binary sequence. The impact of the synchronization length and survivor path memory length on the detector design and system performance are shown. A new pipelined reduced-state sequence detector algorithm is presented for high-speed implementations. A novel speculative symbol timing recovery scheme is proposed. New simulation results are obtained to compare the performance of the Reed-Solomon (RS)-encoded 4-PAM scheme with that of the concatenated RS 4-D 5-PAM trellis-coded-modulation (TCM) scheme over an ideal band-limited additive-white-Gaussian-noise channel. Drawing on the results achieved for the VD, novel design techniques for a high-speed low-complexity eight-state 4-D 5-PAM TCM decoder is proposed.
引用
收藏
页码:3529 / 3542
页数:14
相关论文
共 50 条
  • [41] Simultaneous Visible Light Communication and Ranging Using High-Speed Stereo Cameras Based on Bicubic Interpolation Considering Multi-Level Pulse-Width Modulation
    Huang, Ruiyi
    Kinoshita, Masayuki
    Yamazato, Takaya
    Okada, Hiraku
    Kamakura, Koji
    Arai, Shintaro
    Yendo, Tomohiro
    Fujii, Toshiaki
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2023, E106A (07) : 990 - 997
  • [42] Performance evaluation of coherent high-speed TD-OFCDM broadband packet wireless access in forward link employing multi-level modulation and hybrid ARQ
    Atarashi, H
    Abeta, S
    Sawahashi, M
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (07) : 1670 - 1680
  • [43] Knowledge Graph Completion for High-Speed Railway Turnout Switch Machine Maintenance Based on the Multi-Level KBGC Model
    Lin, Haixiang
    Bao, Jijin
    Hu, Nana
    Zhao, Zhengxiang
    Bai, Wansheng
    Li, Dong
    ACTUATORS, 2024, 13 (10)
  • [44] New Topologies of Multi-Level Power Converters for Use of Next-Generation Ultra High-Speed Switching Devices
    Noguchi, Toshihiko
    Suroso
    2009 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION, VOLS 1-6, 2009, : 1895 - +
  • [45] Study on High-speed Train CAD-CAE Integration Modeling Technology Based on the Multi-level Assembly Models
    Li, Rong
    Zou, Yi-sheng
    Zhang, Jian
    Zhu, Pengfei
    Ding, Guofu
    PROCEEDINGS OF THE 18TH INTERNATIONAL CONFERENCE ON AUTOMATION AND COMPUTING (ICAC 12), 2012, : 322 - 326
  • [46] MFECNet: Multi-level feature enhancement and correspondence network for few-shot anomaly detection of high-speed trains
    Liu, Wei
    Lu, Xiaobo
    Wei, Yun
    Ran, Zhidan
    PATTERN RECOGNITION, 2025, 161
  • [47] Domain-Wall Shift Based Multi-Level MRAM for High-Speed, High-Density and Energy-Efficient Caches
    Sharad, Mrigank
    Venkatesan, Rangharajan
    Raghunathan, Anand
    Roy, Kaushik
    2013 71ST ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2013, : 99 - 100
  • [48] Improving the design of high speed mechanisms through multi-level kinematic synthesis, dynamic optimization and velocity profiling
    Rayner, Robert M. C.
    Sahinkaya, M. Necip
    Hicks, Ben
    MECHANISM AND MACHINE THEORY, 2017, 118 : 100 - 114
  • [49] Design of High-Speed Four-Level Pulse Amplitude Modulation Optical Transmitter Driving Circuit with High Linearity and Large Swing
    Xie, Sheng
    Shi, Daiquan
    Mao, Luhong
    Zhou, Gaolei
    Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2021, 54 (08): : 861 - 867
  • [50] Effect of Deep Cryogenic Time on Martensite Multi-Level Microstructures and Mechanical Properties in AISI M35 High-Speed Steel
    Xu, Guili
    Huang, Peng
    Feng, Zhanhao
    Wei, Zhenxiong
    Zu, Guoyin
    MATERIALS, 2022, 15 (19)