Design Techniques for High-Speed Multi-Level Viterbi Detectors and Trellis-Coded-Modulation Decoders

被引:11
|
作者
Yueksel, Hazar [1 ,2 ,3 ,4 ]
Braendli, Matthias [1 ]
Burg, Andreas [2 ]
Cherubini, Giovanni [1 ]
Cideciyan, Roy D. [1 ]
Francese, Pier Andrea [1 ]
Furrer, Simeon [1 ]
Kossel, Marcel [1 ]
Kull, Lukas [1 ]
Luu, Danny [1 ,5 ]
Menolfi, Christian [1 ]
Morf, Thomas [1 ]
Toifl, Thomas [1 ]
机构
[1] IBM Res Zurich, CH-8803 Ruschlikon, Switzerland
[2] Ecole Polytech Fed Lausanne, CH-1015 Lausanne, Switzerland
[3] Columbia Univ, New York, NY 10027 USA
[4] IBM TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
[5] Swiss Fed Inst Technol, CH-8092 Zurich, Switzerland
关键词
IEEE; 8023bj; 8023bs; Viterbi detector; TCM decoder; 4-PAM; 5-PAM; four-dimensional; set partitioning; per-survivor decision feedback; STATE SEQUENCE ESTIMATION; INTERSYMBOL INTERFERENCE; DECISION-FEEDBACK; CMOS; ALGORITHM; SIGNALS;
D O I
10.1109/TCSI.2018.2803735
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The implementation of a 25.6-Gb/s four-level pulse-amplitude-modulation (4-PAM) reduced-state sliding-block Viterbi detector (VD) is presented. The power consumption of the VD is 105 orilV at a supply voltage of 0.7 V, corresponding to an energy efficiency of 4.1 pJ/b. A data rate of 30.4 Gb/s is achieved with an energy efficiency of 5.3 pith at a supply voltage of 0.8 V. The VD, implemented in an experimental chip fabricated in 14-nm CMOS FINFET, exploits set-partitioning principles and embedded per-survivor decision feedback to reduce implementation complexity and power consumption. The active area of the VD with 12 slices, each operating at one-eighth of the modulation rate, is 0.507 x 0.717 mm(2). Experimental results showing system performance are obtained by using a (2(15)-1)-bit pseudo-random binary sequence. The impact of the synchronization length and survivor path memory length on the detector design and system performance are shown. A new pipelined reduced-state sequence detector algorithm is presented for high-speed implementations. A novel speculative symbol timing recovery scheme is proposed. New simulation results are obtained to compare the performance of the Reed-Solomon (RS)-encoded 4-PAM scheme with that of the concatenated RS 4-D 5-PAM trellis-coded-modulation (TCM) scheme over an ideal band-limited additive-white-Gaussian-noise channel. Drawing on the results achieved for the VD, novel design techniques for a high-speed low-complexity eight-state 4-D 5-PAM TCM decoder is proposed.
引用
收藏
页码:3529 / 3542
页数:14
相关论文
共 50 条
  • [31] Memory-efficient high-speed VLSI implementation of multi-level discrete wavelet transform
    Zhang, Yongfei
    Cao, Haiheng
    Jiang, Hongxu
    Li, Bo
    JOURNAL OF VISUAL COMMUNICATION AND IMAGE REPRESENTATION, 2016, 38 : 297 - 306
  • [32] Adaptive symbol discrimination method for distorted multi-level optical signal and its application to decoding of high-speed optical quadrature amplitude modulation
    Chiba, Akito
    Sakamoto, Takahide
    Kawanishi, Tetsuya
    2008 CONFERENCE ON OPTICAL FIBER COMMUNICATION/NATIONAL FIBER OPTIC ENGINEERS CONFERENCE, VOLS 1-8, 2008, : 525 - 527
  • [33] Implementation of high-speed multi-level QAM modems based on Xilinx virtex-II FPGA
    Wu, YB
    Shayan, YR
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 195 - 198
  • [34] High-Speed, Multi-Level Operation of All-Silicon Segmented Modulator for Optical DAC Transmitter
    Sobu, Yohei
    Tanaka, Shinsuke
    Tanaka, Yu
    Akiyama, Yuichi
    Hoshida, Takeshi
    2020 IEEE PHOTONICS CONFERENCE (IPC), 2020,
  • [35] A multi-level neutral-point-clamped inverter driven PMSM high-speed electric drive
    Shriwastava, Rakesh G.
    Kadlag, Sunil S.
    Chaudhari, Jagdish G.
    Sonawane, Pratap R.
    Dhote, Nitin
    INTERNATIONAL JOURNAL OF ELECTRIC AND HYBRID VEHICLES, 2024, 16 (03) : 229 - 246
  • [36] A HIGH-SPEED BATCH-MODE ULTRASONIC MACHINING TECHNOLOGY FOR MULTI-LEVEL QUARTZ CRYSTAL MICROSTRUCTURES
    Li, Tao
    Gianchandani, Yogesh B.
    MEMS 2010: 23RD IEEE INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, TECHNICAL DIGEST, 2010, : 348 - 351
  • [37] Structure optimization of high-speed railway train product spectrums based on multi-level passenger demand
    Wang, Ruxin
    Nie, Lei
    Fu, Huiling
    Tong, Lu
    Journal of Railway Science and Engineering, 2024, 21 (07) : 2581 - 2591
  • [38] Novel RZ-CW Conversion Scheme for Ultra Multi-Level, High-Speed Coherent OTDM Transmission
    Nakazawa, Masataka
    Kasai, Keisuke
    Yoshida, Masato
    Hirooka, Toshihiko
    2011 37TH EUROPEAN CONFERENCE AND EXHIBITION ON OPTICAL COMMUNICATIONS (ECOC 2011), 2011,
  • [39] Carrier-depletion Mach-Zehnder silicon optical modulator for high-speed and multi-level applications
    Ding, Jianfeng
    Yang, Lin
    Zhang, Lei
    Zhou, Ping
    2015 IEEE 12TH INTERNATIONAL CONFERENCE ON GROUP IV PHOTONICS (GFP), 2015,
  • [40] Novel RZ-CW conversion scheme for ultra multi-level, high-speed coherent OTDM transmission
    Nakazawa, Masataka
    Kasai, Keisuke
    Yoshida, Masato
    Hirooka, Toshihiko
    OPTICS EXPRESS, 2011, 19 (26): : 574 - 580