Timing vulnerability factors of sequentials

被引:83
作者
Seifert, N [1 ]
Tam, N
机构
[1] Intel Corp, Log Technol Dev Q&R, Hillsboro, OR 97124 USA
[2] Intel Corp, Enterprise Proc Div, Santa Clara, CA 95052 USA
关键词
jitter; radiation effects; sequential logic circuits; SEE; SER; SEU; soft error;
D O I
10.1109/TDMR.2004.831993
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Single-event upsets (SEUs) from particle strikes have become a key challenge in microprocessor design. Modern superpipelined microprocessors typically contain many thousands of sequentials whose soft-error rate (SER) cannot be neglected anymore. An accurate assessment of the SER of sequentials is therefore crucial. This paper describes a method for computing timing vulnerability factors (TVFs) of sequentials. Our methology captures the impact of the circuit environment which sequentials are typically placed in. Further, upsets occurring in local clock nodes have been accounted for. Results are presented for master-slave type flip flops and for flow-through latches of a high-performance microprocessor. Our investigations demonstrate that TVFs are a strong function of the propagation delay of the combinational logic and typically vary between similar to0% and 50%. For high-performance microprocessors, we predict average TVF values of the order of 20%-30%. Further, we expect TVFs; to be largely technology independent for the same design.
引用
收藏
页码:516 / 522
页数:7
相关论文
共 10 条
[1]  
Baumann R, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P329, DOI 10.1109/IEDM.2002.1175845
[2]  
HARRIS D, 2000, SKEW TOLERANT CIRC D, P42
[4]  
Mukherjee SS, 2003, 36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, P29
[5]   A systematic approach to SER estimation and solutions [J].
Nguyen, HT ;
Yagil, Y .
41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, :60-70
[6]   A NEW FAILURE MODE OF RADIATION-INDUCED SOFT ERRORS IN DYNAMIC MEMORIES [J].
RAJEEVAKUMAR, TV ;
LU, NCC ;
HENKELS, WH ;
WEI, H ;
FRANCH, R .
IEEE ELECTRON DEVICE LETTERS, 1988, 9 (12) :644-646
[7]   Impact of scaling on soft-error rates in commercial microprocessors [J].
Seifert, N ;
Zhu, XW ;
Massengill, LW .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (06) :3100-3106
[8]  
SEIFERT N, 2001, INT EL DEV M IEDM DE
[9]   Modeling the effect of technology trends on the soft error rate of combinational logic [J].
Shivakumar, P ;
Kistler, M ;
Keckler, SW ;
Burger, D ;
Alvisi, L .
INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2002, :389-398
[10]   IBM experiments in soft fails in computer electronics (1978-1994) [J].
Ziegler, JF ;
Curtis, HW ;
Muhlfeld, HP ;
Montrose, CJ ;
Chin, B ;
Nicewicz, M ;
Russell, CA ;
Wang, WY ;
Freeman, LB ;
Hosier, P ;
LaFave, LE ;
Walsh, JL ;
Orro, JM ;
Unger, GJ ;
Ross, JM ;
OGorman, TJ ;
Messina, B ;
Sullivan, TD ;
Sykes, AJ ;
Yourke, H ;
Enger, TA ;
Tolat, V ;
Scott, TS ;
Taber, AH ;
Sussman, RJ ;
Klein, WA ;
Wahaus, CW .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1996, 40 (01) :3-18