Flash ADC Utilizing Offset Voltage Variation With Order Statistics Based Comparator Selection

被引:4
|
作者
Kitamura, Takehiro [1 ]
Islam, Mahfuzul [1 ]
Hisakado, Takashi [1 ]
Wada, Osami [1 ]
机构
[1] Kyoto Univ, Grad Sch Engn, Dept Elect Engn, Kyoto, Japan
关键词
Flash ADC; Offset Voltage; Order Statistics; On-chip Calibration; Clocked Comparator;
D O I
10.1109/ISQED51717.2021.9424288
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-speed flash ADCs are required for wireless communication systems. However, the trade-off between area, power, and linearity suffers severely by offset voltage variation in sub-micron process. This paper proposes a flash ADC architecture that utilizes the offset voltage variation to reduce area and power consumption by eliminating reference generation. The proposed architecture utilizes offset voltages as references by selecting the appropriate comparators after an on-chip calibration. The on-chip calibration is performed based on order statistics that allows evaluating offset voltages in the time-domain. We verify our proposed architecture by HSPICE simulation based on a commercial 65 nm process. Our proposed architecture realizes a 5-bit ADC with the power consumption of less than 1 mW at 2 GS/s of operation, excluding the encoder.
引用
收藏
页码:103 / 108
页数:6
相关论文
共 50 条
  • [41] Subset selection based on order statistics from logistic populations
    van der Laan, MJ
    van der Laan, P
    STATISTICS, 2000, 34 (03) : 237 - 245
  • [42] An 80 dB Second-order Noise Shaping SAR ADC using Differential Integral Capacitors and Comparator with Voltage Gain Calibration
    Jung, Hoyong
    Jeon, Neungin
    Cheon, Jimin
    Jang, Young-Chan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2022, 22 (04) : 205 - 215
  • [43] Wheatstone bridge based offset cancelling method utilizing a JFET as a voltage-controlled resistor
    Cha, Hyun-Seok
    Hwang, Seong-Hyun
    Kim, Dae-Hwan
    Kwon, Hyuck-In
    Song, Sang-Hun
    MEASUREMENT, 2021, 186
  • [44] Low Voltage Stochastic Flash ADC with Front-end of Inverter-based Comparative Unit
    Zou, Xuncheng
    Liu, Bo
    Nakatake, Shigetoshi
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 435 - 438
  • [45] An optimized analog layout for a Low Power 3-bit flash type ADC modified with the CMOS inverter based comparator designs
    Department of Electronics and Telecommunication Engineering, Jadavpur University, Kolkata, W. Bengal, India
    不详
    Proc. IEEE Int. Conf. Circuit, Power Comput. Technol., ICCPCT, 2013, (736-740):
  • [46] An Optimized Analog Layout for a Low Power 3-bit Flash Type ADC modified with the CMOS Inverter based Comparator Designs
    Basu, Dhrubajyoti
    Mukherjee, Sagar
    Saha, Dipankar
    Chatterjee, Sayan
    Sarkar, C. K.
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 736 - 740
  • [47] Order-Statistics-Based Relay Selection for Uplink Cellular Networks
    Jalil, Amir Minayi
    Meghdadi, Vahid
    Ghrayeb, Ali
    Cances, Jean-Pierre
    2012 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2012, : 1103 - 1107
  • [48] Blind sampling clock offset estimation in OFDM systems based on second-order statistics
    Laourine, Amine
    Stephenne, Alex
    Affes, Sofiene
    2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 1782 - +
  • [49] A 6-b 20-GS/s 2-Way Time-Interleaved Flash ADC with Automatic Comparator Offset Calibration in 28-nm FDSOI
    Feng, Yulang
    Deng, Hao
    Fan, Qingjun
    Zhang, Runxi
    Bikkina, Phaneendra
    Chen, Jinghong
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [50] A 0.5-1.1-V Adaptive Bypassing SAR ADC Utilizing the Oscillation-Cycle Information of a VCO-Based Comparator
    Ding, Zhaoming
    Zhou, Xiong
    Li, Qiang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (04) : 968 - 977