Flash ADC Utilizing Offset Voltage Variation With Order Statistics Based Comparator Selection

被引:4
|
作者
Kitamura, Takehiro [1 ]
Islam, Mahfuzul [1 ]
Hisakado, Takashi [1 ]
Wada, Osami [1 ]
机构
[1] Kyoto Univ, Grad Sch Engn, Dept Elect Engn, Kyoto, Japan
关键词
Flash ADC; Offset Voltage; Order Statistics; On-chip Calibration; Clocked Comparator;
D O I
10.1109/ISQED51717.2021.9424288
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-speed flash ADCs are required for wireless communication systems. However, the trade-off between area, power, and linearity suffers severely by offset voltage variation in sub-micron process. This paper proposes a flash ADC architecture that utilizes the offset voltage variation to reduce area and power consumption by eliminating reference generation. The proposed architecture utilizes offset voltages as references by selecting the appropriate comparators after an on-chip calibration. The on-chip calibration is performed based on order statistics that allows evaluating offset voltages in the time-domain. We verify our proposed architecture by HSPICE simulation based on a commercial 65 nm process. Our proposed architecture realizes a 5-bit ADC with the power consumption of less than 1 mW at 2 GS/s of operation, excluding the encoder.
引用
收藏
页码:103 / 108
页数:6
相关论文
共 50 条
  • [1] Order Statistics Based Low-power Flash ADC with On-chip Comparator Selection
    Kitamura, Takehiro
    Islam, Mahfuzul
    Hisakado, Takashi
    Wada, Osami
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2022, E105 (08)
  • [2] Order Statistics Based Low-Power Flash ADC with On-Chip Comparator Selection
    Kitamura, Takehiro
    Islam, Mahfuzul
    Hisakado, Takashi
    Wada, Osami
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2022, E105A (11) : 1450 - 1457
  • [3] Performance Improvement of Order Statistics Based Flash ADC Using Multiple Comparator Groups
    Kitamura, Takehiro
    Islam, Mahfuzul
    Hisakado, Takashi
    Wada, Osami
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 1 - 4
  • [4] Low Power Comparator with Offset Cancellation Technique for Flash ADC
    Nasrollahpour, M.
    Sreekumar, R.
    Hamedi-Hagh, S.
    2017 14TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2017,
  • [5] A Low Voltage Stochastic Flash ADC without Comparator
    Zou, Xuncheng
    Nakatake, Shigetoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2019, E102A (07) : 886 - 893
  • [6] A Flash ADC Tolerant to High Offset Voltage Comparators
    Couto-Pinto, Antonio
    Fernandes, Jorge R.
    Piedade, Moises
    Silva, Manuel M.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (03) : 1150 - 1168
  • [7] A Flash ADC Tolerant to High Offset Voltage Comparators
    António Couto-Pinto
    Jorge R. Fernandes
    Moisés Piedade
    Manuel M. Silva
    Circuits, Systems, and Signal Processing, 2017, 36 : 1150 - 1168
  • [8] A 4 bit Quantum Voltage Comparator based Flash ADC for Low Noise Applications
    Kalita, Triveni
    Das, Basab
    2016 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2016, : 24 - 29
  • [9] An Improved Low-offset and Low-power Design of Comparator for Flash ADC
    Zhang Shuo
    Wang Zongmin
    Zhou Liang
    ADVANCED MATERIALS, MECHANICS AND INDUSTRIAL ENGINEERING, 2014, 598 : 365 - 370
  • [10] Demonstration of Order Statistics Based Flash ADC in a 65nm Process
    Islam, Mahfuzul
    Kitamura, Takehiro
    Hisakado, Takashi
    Wada, Osami
    2023 28TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC, 2023, : 188 - 189